diff options
author | Owen Anderson <resistor@mac.com> | 2011-08-11 22:08:38 +0000 |
---|---|---|
committer | Owen Anderson <resistor@mac.com> | 2011-08-11 22:08:38 +0000 |
commit | adf2b094cb66e6b3ca318cf5b92d0b5232a7d420 (patch) | |
tree | b0bcb85b0a585dd4cf9507b816a13566c9458f70 /lib/Target/ARM/Disassembler/ARMDisassembler.cpp | |
parent | 1fb6673bc2f0a404f4f914bf381c627402ac7c6b (diff) |
Add another accidentally omitted predicate operand.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@137370 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/ARM/Disassembler/ARMDisassembler.cpp')
-rw-r--r-- | lib/Target/ARM/Disassembler/ARMDisassembler.cpp | 2 |
1 files changed, 2 insertions, 0 deletions
diff --git a/lib/Target/ARM/Disassembler/ARMDisassembler.cpp b/lib/Target/ARM/Disassembler/ARMDisassembler.cpp index b5adc4977e..240293a2e6 100644 --- a/lib/Target/ARM/Disassembler/ARMDisassembler.cpp +++ b/lib/Target/ARM/Disassembler/ARMDisassembler.cpp @@ -2491,6 +2491,7 @@ static bool DecodeDoubleRegExclusive(llvm::MCInst &Inst, unsigned Insn, unsigned Rd = fieldFromInstruction32(Insn, 12, 4); unsigned Rt = fieldFromInstruction32(Insn, 0, 4); unsigned Rn = fieldFromInstruction32(Insn, 16, 4); + unsigned pred = fieldFromInstruction32(Insn, 28, 4); if (Inst.getOpcode() == ARM::STREXD) if (!DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)) return false; @@ -2501,6 +2502,7 @@ static bool DecodeDoubleRegExclusive(llvm::MCInst &Inst, unsigned Insn, if (!DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)) return false; if (!DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)) return false; if (!DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)) return false; + if (!DecodePredicateOperand(Inst, pred, Address, Decoder)) return false; return true; } |