aboutsummaryrefslogtreecommitdiff
path: root/test/CodeGen/Hexagon/block-addr.ll
blob: 54a12bf4844840f1d72026bf686df392661af110 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
; RUN: llc -march=hexagon < %s | FileCheck %s

; CHECK: r{{[0-9]+}} = CONST32(#.LJTI{{[0-9]+_[0-9]+}})
; CHECK: r{{[0-9]+}} = memw(r{{[0-9]+}}+r{{[0-9]+<<#[0-9]+}})
; CHECK: jumpr r{{[0-9]+}}

define void @main() #0 {
entry:
  %ret = alloca i32, align 4
  br label %while.body

while.body:
  %ret.0.load17 = load volatile i32* %ret, align 4
  switch i32 %ret.0.load17, label %label6 [
    i32 0, label %label0
    i32 1, label %label1
    i32 2, label %label2
    i32 3, label %label3
    i32 4, label %label4
    i32 5, label %label5
  ]

label0:
  %ret.0.load18 = load volatile i32* %ret, align 4
  %inc = add nsw i32 %ret.0.load18, 1
  store volatile i32 %inc, i32* %ret, align 4
  br label %while.body

label1:
  %ret.0.load19 = load volatile i32* %ret, align 4
  %inc2 = add nsw i32 %ret.0.load19, 1
  store volatile i32 %inc2, i32* %ret, align 4
  br label %while.body

label2:
  %ret.0.load20 = load volatile i32* %ret, align 4
  %inc4 = add nsw i32 %ret.0.load20, 1
  store volatile i32 %inc4, i32* %ret, align 4
  br label %while.body

label3:
  %ret.0.load21 = load volatile i32* %ret, align 4
  %inc6 = add nsw i32 %ret.0.load21, 1
  store volatile i32 %inc6, i32* %ret, align 4
  br label %while.body

label4:
  %ret.0.load22 = load volatile i32* %ret, align 4
  %inc8 = add nsw i32 %ret.0.load22, 1
  store volatile i32 %inc8, i32* %ret, align 4
  br label %while.body

label5:
  %ret.0.load23 = load volatile i32* %ret, align 4
  %inc10 = add nsw i32 %ret.0.load23, 1
  store volatile i32 %inc10, i32* %ret, align 4
  br label %while.body

label6:
  store volatile i32 0, i32* %ret, align 4
  br label %while.body
}

attributes #0 = { noreturn nounwind "target-cpu"="hexagonv4" }