diff options
author | Chris Lattner <sabre@nondot.org> | 2002-12-15 21:02:20 +0000 |
---|---|---|
committer | Chris Lattner <sabre@nondot.org> | 2002-12-15 21:02:20 +0000 |
commit | 15f96db4d91eba096b7eaa36d8f891131412e064 (patch) | |
tree | 70c05a46664ad4b60130f5894011b089f0d7792f /lib/CodeGen/RegAllocSimple.cpp | |
parent | 315bad0bc651e06a4a87288254adb8e0be63e6c9 (diff) |
Add a big assert making sure 2 address instructions are formed right
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@5057 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/CodeGen/RegAllocSimple.cpp')
-rw-r--r-- | lib/CodeGen/RegAllocSimple.cpp | 6 |
1 files changed, 6 insertions, 0 deletions
diff --git a/lib/CodeGen/RegAllocSimple.cpp b/lib/CodeGen/RegAllocSimple.cpp index 97b42b0307..17b1044c5c 100644 --- a/lib/CodeGen/RegAllocSimple.cpp +++ b/lib/CodeGen/RegAllocSimple.cpp @@ -379,6 +379,12 @@ void RegAllocSimple::AllocateBasicBlock(MachineBasicBlock &MBB) { if (TM.getInstrInfo().isTwoAddrInstr(MI->getOpcode()) && i == 0) { // must be same register number as the first operand // This maps a = b + c into b += c, and saves b into a's spot + assert(MI->getOperand(1).isRegister() && + MI->getOperand(1).getAllocatedRegNum() && + MF->getRegClass(virtualReg) == + PhysRegClasses[MI->getOperand(1).getAllocatedRegNum()] && + "Two address instruction invalid!"); + physReg = MI->getOperand(1).getAllocatedRegNum(); } else { physReg = getFreeReg(virtualReg); |