diff options
Diffstat (limited to 'drivers/pci/probe.c')
| -rw-r--r-- | drivers/pci/probe.c | 1442 | 
1 files changed, 983 insertions, 459 deletions
diff --git a/drivers/pci/probe.c b/drivers/pci/probe.c index c84900da3c5..e3cf8a2e629 100644 --- a/drivers/pci/probe.c +++ b/drivers/pci/probe.c @@ -10,15 +10,52 @@  #include <linux/module.h>  #include <linux/cpumask.h>  #include <linux/pci-aspm.h> +#include <asm-generic/pci-bridge.h>  #include "pci.h"  #define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */  #define CARDBUS_RESERVE_BUSNR	3 +static struct resource busn_resource = { +	.name	= "PCI busn", +	.start	= 0, +	.end	= 255, +	.flags	= IORESOURCE_BUS, +}; +  /* Ugh.  Need to stop exporting this to modules. */  LIST_HEAD(pci_root_buses);  EXPORT_SYMBOL(pci_root_buses); +static LIST_HEAD(pci_domain_busn_res_list); + +struct pci_domain_busn_res { +	struct list_head list; +	struct resource res; +	int domain_nr; +}; + +static struct resource *get_pci_domain_busn_res(int domain_nr) +{ +	struct pci_domain_busn_res *r; + +	list_for_each_entry(r, &pci_domain_busn_res_list, list) +		if (r->domain_nr == domain_nr) +			return &r->res; + +	r = kzalloc(sizeof(*r), GFP_KERNEL); +	if (!r) +		return NULL; + +	r->domain_nr = domain_nr; +	r->res.start = 0; +	r->res.end = 0xff; +	r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED; + +	list_add_tail(&r->list, &pci_domain_busn_res_list); + +	return &r->res; +}  static int find_anything(struct device *dev, void *data)  { @@ -43,43 +80,6 @@ int no_pci_devices(void)  EXPORT_SYMBOL(no_pci_devices);  /* - * PCI Bus Class Devices - */ -static ssize_t pci_bus_show_cpuaffinity(struct device *dev, -					int type, -					struct device_attribute *attr, -					char *buf) -{ -	int ret; -	const struct cpumask *cpumask; - -	cpumask = cpumask_of_pcibus(to_pci_bus(dev)); -	ret = type? -		cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) : -		cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask); -	buf[ret++] = '\n'; -	buf[ret] = '\0'; -	return ret; -} - -static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev, -					struct device_attribute *attr, -					char *buf) -{ -	return pci_bus_show_cpuaffinity(dev, 0, attr, buf); -} - -static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev, -					struct device_attribute *attr, -					char *buf) -{ -	return pci_bus_show_cpuaffinity(dev, 1, attr, buf); -} - -DEVICE_ATTR(cpuaffinity,     S_IRUGO, pci_bus_show_cpumaskaffinity, NULL); -DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL); - -/*   * PCI Bus Class   */  static void release_pcibus_dev(struct device *dev) @@ -89,12 +89,14 @@ static void release_pcibus_dev(struct device *dev)  	if (pci_bus->bridge)  		put_device(pci_bus->bridge);  	pci_bus_remove_resources(pci_bus); +	pci_release_bus_of_node(pci_bus);  	kfree(pci_bus);  }  static struct class pcibus_class = {  	.name		= "pci_bus",  	.dev_release	= &release_pcibus_dev, +	.dev_groups	= pcibus_groups,  };  static int __init pcibus_class_init(void) @@ -103,21 +105,6 @@ static int __init pcibus_class_init(void)  }  postcore_initcall(pcibus_class_init); -/* - * Translate the low bits of the PCI base - * to the resource type - */ -static inline unsigned int pci_calc_resource_flags(unsigned int flags) -{ -	if (flags & PCI_BASE_ADDRESS_SPACE_IO) -		return IORESOURCE_IO; - -	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) -		return IORESOURCE_MEM | IORESOURCE_PREFETCH; - -	return IORESOURCE_MEM; -} -  static u64 pci_size(u64 base, u64 maxbase, u64 mask)  {  	u64 size = mask & maxbase;	/* Find the significant bits */ @@ -136,20 +123,41 @@ static u64 pci_size(u64 base, u64 maxbase, u64 mask)  	return size;  } -static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar) +static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)  { +	u32 mem_type; +	unsigned long flags; +  	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) { -		res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; -		return pci_bar_io; +		flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; +		flags |= IORESOURCE_IO; +		return flags;  	} -	res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; +	flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; +	flags |= IORESOURCE_MEM; +	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) +		flags |= IORESOURCE_PREFETCH; -	if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64) -		return pci_bar_mem64; -	return pci_bar_mem32; +	mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK; +	switch (mem_type) { +	case PCI_BASE_ADDRESS_MEM_TYPE_32: +		break; +	case PCI_BASE_ADDRESS_MEM_TYPE_1M: +		/* 1M mem BAR treated as 32-bit BAR */ +		break; +	case PCI_BASE_ADDRESS_MEM_TYPE_64: +		flags |= IORESOURCE_MEM_64; +		break; +	default: +		/* mem unknown type treated as 32-bit BAR */ +		break; +	} +	return flags;  } +#define PCI_COMMAND_DECODE_ENABLE	(PCI_COMMAND_MEMORY | PCI_COMMAND_IO) +  /**   * pci_read_base - read a PCI BAR   * @dev: the PCI device @@ -160,17 +168,23 @@ static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)   * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.   */  int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, -			struct resource *res, unsigned int pos) +		    struct resource *res, unsigned int pos)  {  	u32 l, sz, mask; +	u64 l64, sz64, mask64;  	u16 orig_cmd; +	struct pci_bus_region region, inverted_region; +	bool bar_too_big = false, bar_too_high = false, bar_invalid = false;  	mask = type ? PCI_ROM_ADDRESS_MASK : ~0; +	/* No printks while decoding is disabled! */  	if (!dev->mmio_always_on) {  		pci_read_config_word(dev, PCI_COMMAND, &orig_cmd); -		pci_write_config_word(dev, PCI_COMMAND, -			orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)); +		if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) { +			pci_write_config_word(dev, PCI_COMMAND, +				orig_cmd & ~PCI_COMMAND_DECODE_ENABLE); +		}  	}  	res->name = pci_name(dev); @@ -180,9 +194,6 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,  	pci_read_config_dword(dev, pos, &sz);  	pci_write_config_dword(dev, pos, l); -	if (!dev->mmio_always_on) -		pci_write_config_word(dev, PCI_COMMAND, orig_cmd); -  	/*  	 * All bits set in sz means the device isn't working properly.  	 * If the BAR isn't implemented, all bits must be 0.  If it's a @@ -200,11 +211,11 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,  		l = 0;  	if (type == pci_bar_unknown) { -		type = decode_bar(res, l); -		res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN; -		if (type == pci_bar_io) { +		res->flags = decode_bar(dev, l); +		res->flags |= IORESOURCE_SIZEALIGN; +		if (res->flags & IORESOURCE_IO) {  			l &= PCI_BASE_ADDRESS_IO_MASK; -			mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT; +			mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;  		} else {  			l &= PCI_BASE_ADDRESS_MEM_MASK;  			mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; @@ -215,10 +226,10 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,  		mask = (u32)PCI_ROM_ADDRESS_MASK;  	} -	if (type == pci_bar_mem64) { -		u64 l64 = l; -		u64 sz64 = sz; -		u64 mask64 = mask | (u64)~0 << 32; +	if (res->flags & IORESOURCE_MEM_64) { +		l64 = l; +		sz64 = sz; +		mask64 = mask | (u64)~0 << 32;  		pci_read_config_dword(dev, pos + 4, &l);  		pci_write_config_dword(dev, pos + 4, ~0); @@ -233,24 +244,25 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,  		if (!sz64)  			goto fail; -		if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) { -			dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", -				pos); -			goto fail; +		if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) && +		    sz64 > 0x100000000ULL) { +			res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED; +			res->start = 0; +			res->end = 0; +			bar_too_big = true; +			goto out;  		} -		res->flags |= IORESOURCE_MEM_64; -		if ((sizeof(resource_size_t) < 8) && l) { -			/* Address above 32-bit boundary; disable the BAR */ -			pci_write_config_dword(dev, pos, 0); -			pci_write_config_dword(dev, pos + 4, 0); +		if ((sizeof(dma_addr_t) < 8) && l) { +			/* Above 32-bit boundary; try to reallocate */ +			res->flags |= IORESOURCE_UNSET;  			res->start = 0;  			res->end = sz64; +			bar_too_high = true; +			goto out;  		} else { -			res->start = l64; -			res->end = l64 + sz64; -			dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", -				   pos, res); +			region.start = l64; +			region.end = l64 + sz64;  		}  	} else {  		sz = pci_size(l, sz, mask); @@ -258,17 +270,54 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,  		if (!sz)  			goto fail; -		res->start = l; -		res->end = l + sz; +		region.start = l; +		region.end = l + sz; +	} + +	pcibios_bus_to_resource(dev->bus, res, ®ion); +	pcibios_resource_to_bus(dev->bus, &inverted_region, res); -		dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res); +	/* +	 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is +	 * the corresponding resource address (the physical address used by +	 * the CPU.  Converting that resource address back to a bus address +	 * should yield the original BAR value: +	 * +	 *     resource_to_bus(bus_to_resource(A)) == A +	 * +	 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not +	 * be claimed by the device. +	 */ +	if (inverted_region.start != region.start) { +		res->flags |= IORESOURCE_UNSET; +		res->start = 0; +		res->end = region.end - region.start; +		bar_invalid = true;  	} - out: -	return (type == pci_bar_mem64) ? 1 : 0; - fail: -	res->flags = 0;  	goto out; + + +fail: +	res->flags = 0; +out: +	if (!dev->mmio_always_on && +	    (orig_cmd & PCI_COMMAND_DECODE_ENABLE)) +		pci_write_config_word(dev, PCI_COMMAND, orig_cmd); + +	if (bar_too_big) +		dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n", +			pos, (unsigned long long) sz64); +	if (bar_too_high) +		dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n", +			 pos, (unsigned long long) l64); +	if (bar_invalid) +		dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n", +			 pos, (unsigned long long) region.start); +	if (res->flags) +		dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res); + +	return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;  }  static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) @@ -291,80 +340,85 @@ static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)  	}  } -static void __devinit pci_read_bridge_io(struct pci_bus *child) +static void pci_read_bridge_io(struct pci_bus *child)  {  	struct pci_dev *dev = child->self;  	u8 io_base_lo, io_limit_lo; -	unsigned long base, limit; +	unsigned long io_mask, io_granularity, base, limit; +	struct pci_bus_region region;  	struct resource *res; +	io_mask = PCI_IO_RANGE_MASK; +	io_granularity = 0x1000; +	if (dev->io_window_1k) { +		/* Support 1K I/O space granularity */ +		io_mask = PCI_IO_1K_RANGE_MASK; +		io_granularity = 0x400; +	} +  	res = child->resource[0];  	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);  	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); -	base = (io_base_lo & PCI_IO_RANGE_MASK) << 8; -	limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8; +	base = (io_base_lo & io_mask) << 8; +	limit = (io_limit_lo & io_mask) << 8;  	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {  		u16 io_base_hi, io_limit_hi; +  		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);  		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); -		base |= (io_base_hi << 16); -		limit |= (io_limit_hi << 16); +		base |= ((unsigned long) io_base_hi << 16); +		limit |= ((unsigned long) io_limit_hi << 16);  	} -	if (base && base <= limit) { +	if (base <= limit) {  		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; -		if (!res->start) -			res->start = base; -		if (!res->end) -			res->end = limit + 0xfff; +		region.start = base; +		region.end = limit + io_granularity - 1; +		pcibios_bus_to_resource(dev->bus, res, ®ion);  		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res); -	} else { -		dev_printk(KERN_DEBUG, &dev->dev, -			 "  bridge window [io  %#06lx-%#06lx] (disabled)\n", -				 base, limit);  	}  } -static void __devinit pci_read_bridge_mmio(struct pci_bus *child) +static void pci_read_bridge_mmio(struct pci_bus *child)  {  	struct pci_dev *dev = child->self;  	u16 mem_base_lo, mem_limit_lo;  	unsigned long base, limit; +	struct pci_bus_region region;  	struct resource *res;  	res = child->resource[1];  	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);  	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); -	base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; -	limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; -	if (base && base <= limit) { +	base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; +	limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; +	if (base <= limit) {  		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; -		res->start = base; -		res->end = limit + 0xfffff; +		region.start = base; +		region.end = limit + 0xfffff; +		pcibios_bus_to_resource(dev->bus, res, ®ion);  		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res); -	} else { -		dev_printk(KERN_DEBUG, &dev->dev, -			"  bridge window [mem %#010lx-%#010lx] (disabled)\n", -					 base, limit + 0xfffff);  	}  } -static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child) +static void pci_read_bridge_mmio_pref(struct pci_bus *child)  {  	struct pci_dev *dev = child->self;  	u16 mem_base_lo, mem_limit_lo;  	unsigned long base, limit; +	struct pci_bus_region region;  	struct resource *res;  	res = child->resource[2];  	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);  	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); -	base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; -	limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; +	base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16; +	limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;  	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {  		u32 mem_base_hi, mem_limit_hi; +  		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);  		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); @@ -375,33 +429,29 @@ static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)  		 */  		if (mem_base_hi <= mem_limit_hi) {  #if BITS_PER_LONG == 64 -			base |= ((long) mem_base_hi) << 32; -			limit |= ((long) mem_limit_hi) << 32; +			base |= ((unsigned long) mem_base_hi) << 32; +			limit |= ((unsigned long) mem_limit_hi) << 32;  #else  			if (mem_base_hi || mem_limit_hi) { -				dev_err(&dev->dev, "can't handle 64-bit " -					"address space for bridge\n"); +				dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");  				return;  			}  #endif  		}  	} -	if (base && base <= limit) { +	if (base <= limit) {  		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |  					 IORESOURCE_MEM | IORESOURCE_PREFETCH;  		if (res->flags & PCI_PREF_RANGE_TYPE_64)  			res->flags |= IORESOURCE_MEM_64; -		res->start = base; -		res->end = limit + 0xfffff; +		region.start = base; +		region.end = limit + 0xfffff; +		pcibios_bus_to_resource(dev->bus, res, ®ion);  		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res); -	} else { -		dev_printk(KERN_DEBUG, &dev->dev, -		     "  bridge window [mem %#010lx-%#010lx pref] (disabled)\n", -					 base, limit + 0xfffff);  	}  } -void __devinit pci_read_bridge_bases(struct pci_bus *child) +void pci_read_bridge_bases(struct pci_bus *child)  {  	struct pci_dev *dev = child->self;  	struct resource *res; @@ -410,8 +460,8 @@ void __devinit pci_read_bridge_bases(struct pci_bus *child)  	if (pci_is_root_bus(child))	/* It's a host bus, nothing to read */  		return; -	dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n", -		 child->secondary, child->subordinate, +	dev_info(&dev->dev, "PCI bridge to %pR%s\n", +		 &child->busn_res,  		 dev->transparent ? " (subtractive decode)" : "");  	pci_bus_remove_resources(child); @@ -424,7 +474,7 @@ void __devinit pci_read_bridge_bases(struct pci_bus *child)  	if (dev->transparent) {  		pci_bus_for_each_resource(child->parent, res, i) { -			if (res) { +			if (res && res->flags) {  				pci_bus_add_resource(child, res,  						     PCI_SUBTRACTIVE_DECODE);  				dev_printk(KERN_DEBUG, &dev->dev, @@ -435,24 +485,50 @@ void __devinit pci_read_bridge_bases(struct pci_bus *child)  	}  } -static struct pci_bus * pci_alloc_bus(void) +static struct pci_bus *pci_alloc_bus(void)  {  	struct pci_bus *b;  	b = kzalloc(sizeof(*b), GFP_KERNEL); -	if (b) { -		INIT_LIST_HEAD(&b->node); -		INIT_LIST_HEAD(&b->children); -		INIT_LIST_HEAD(&b->devices); -		INIT_LIST_HEAD(&b->slots); -		INIT_LIST_HEAD(&b->resources); -		b->max_bus_speed = PCI_SPEED_UNKNOWN; -		b->cur_bus_speed = PCI_SPEED_UNKNOWN; -	} +	if (!b) +		return NULL; + +	INIT_LIST_HEAD(&b->node); +	INIT_LIST_HEAD(&b->children); +	INIT_LIST_HEAD(&b->devices); +	INIT_LIST_HEAD(&b->slots); +	INIT_LIST_HEAD(&b->resources); +	b->max_bus_speed = PCI_SPEED_UNKNOWN; +	b->cur_bus_speed = PCI_SPEED_UNKNOWN;  	return b;  } -static unsigned char pcix_bus_speed[] = { +static void pci_release_host_bridge_dev(struct device *dev) +{ +	struct pci_host_bridge *bridge = to_pci_host_bridge(dev); + +	if (bridge->release_fn) +		bridge->release_fn(bridge); + +	pci_free_resource_list(&bridge->windows); + +	kfree(bridge); +} + +static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b) +{ +	struct pci_host_bridge *bridge; + +	bridge = kzalloc(sizeof(*bridge), GFP_KERNEL); +	if (!bridge) +		return NULL; + +	INIT_LIST_HEAD(&bridge->windows); +	bridge->bus = b; +	return bridge; +} + +static const unsigned char pcix_bus_speed[] = {  	PCI_SPEED_UNKNOWN,		/* 0 */  	PCI_SPEED_66MHz_PCIX,		/* 1 */  	PCI_SPEED_100MHz_PCIX,		/* 2 */ @@ -471,7 +547,7 @@ static unsigned char pcix_bus_speed[] = {  	PCI_SPEED_133MHz_PCIX_533	/* F */  }; -static unsigned char pcie_link_speed[] = { +const unsigned char pcie_link_speed[] = {  	PCI_SPEED_UNKNOWN,		/* 0 */  	PCIE_SPEED_2_5GT,		/* 1 */  	PCIE_SPEED_5_0GT,		/* 2 */ @@ -492,7 +568,7 @@ static unsigned char pcie_link_speed[] = {  void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)  { -	bus->cur_bus_speed = pcie_link_speed[linksta & 0xf]; +	bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];  }  EXPORT_SYMBOL_GPL(pcie_update_link_speed); @@ -516,7 +592,7 @@ static enum pci_bus_speed agp_speed(int agp3, int agpstat)  		index = 1;  	else  		goto out; -	 +  	if (agp3) {  		index += 2;  		if (index == 5) @@ -527,7 +603,6 @@ static enum pci_bus_speed agp_speed(int agp3, int agpstat)  	return agp_speeds[index];  } -  static void pci_set_bus_speed(struct pci_bus *bus)  {  	struct pci_dev *bridge = bus->self; @@ -550,47 +625,48 @@ static void pci_set_bus_speed(struct pci_bus *bus)  	if (pos) {  		u16 status;  		enum pci_bus_speed max; -		pci_read_config_word(bridge, pos + 2, &status); -		if (status & 0x8000) { +		pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS, +				     &status); + +		if (status & PCI_X_SSTATUS_533MHZ) {  			max = PCI_SPEED_133MHz_PCIX_533; -		} else if (status & 0x4000) { +		} else if (status & PCI_X_SSTATUS_266MHZ) {  			max = PCI_SPEED_133MHz_PCIX_266; -		} else if (status & 0x0002) { -			if (((status >> 12) & 0x3) == 2) { +		} else if (status & PCI_X_SSTATUS_133MHZ) { +			if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)  				max = PCI_SPEED_133MHz_PCIX_ECC; -			} else { +			else  				max = PCI_SPEED_133MHz_PCIX; -			}  		} else {  			max = PCI_SPEED_66MHz_PCIX;  		}  		bus->max_bus_speed = max; -		bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf]; +		bus->cur_bus_speed = pcix_bus_speed[ +			(status & PCI_X_SSTATUS_FREQ) >> 6];  		return;  	} -	pos = pci_find_capability(bridge, PCI_CAP_ID_EXP); -	if (pos) { +	if (pci_is_pcie(bridge)) {  		u32 linkcap;  		u16 linksta; -		pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap); -		bus->max_bus_speed = pcie_link_speed[linkcap & 0xf]; +		pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap); +		bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS]; -		pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta); +		pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);  		pcie_update_link_speed(bus, linksta);  	}  } -  static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,  					   struct pci_dev *bridge, int busnr)  {  	struct pci_bus *child;  	int i; +	int ret;  	/*  	 * Allocate a new bus, and inherit stuff from the parent.. @@ -601,12 +677,12 @@ static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,  	child->parent = parent;  	child->ops = parent->ops; +	child->msi = parent->msi;  	child->sysdata = parent->sysdata;  	child->bus_flags = parent->bus_flags;  	/* initialize some portions of the bus device, but don't register it -	 * now as the parent is not properly set up yet.  This device will get -	 * registered later in pci_bus_add_devices() +	 * now as the parent is not properly set up yet.  	 */  	child->dev.class = &pcibus_class;  	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr); @@ -615,16 +691,19 @@ static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,  	 * Set up the primary, secondary and subordinate  	 * bus numbers.  	 */ -	child->number = child->secondary = busnr; -	child->primary = parent->secondary; -	child->subordinate = 0xff; +	child->number = child->busn_res.start = busnr; +	child->primary = parent->busn_res.start; +	child->busn_res.end = 0xff; -	if (!bridge) -		return child; +	if (!bridge) { +		child->dev.parent = parent->bridge; +		goto add_dev; +	}  	child->self = bridge;  	child->bridge = get_device(&bridge->dev); - +	child->dev.parent = child->bridge; +	pci_set_bus_of_node(child);  	pci_set_bus_speed(child);  	/* Set up default resource pointers and names.. */ @@ -634,10 +713,20 @@ static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,  	}  	bridge->subordinate = child; +add_dev: +	ret = device_register(&child->dev); +	WARN_ON(ret < 0); + +	pcibios_add_bus(child); + +	/* Create legacy_io and legacy_mem files for this bus */ +	pci_create_legacy_files(child); +  	return child;  } -struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr) +struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, +				int busnr)  {  	struct pci_bus *child; @@ -649,22 +738,7 @@ struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *de  	}  	return child;  } - -static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max) -{ -	struct pci_bus *parent = child->parent; - -	/* Attempts to fix that up are really dangerous unless -	   we're going to re-assign all bus numbers. */ -	if (!pcibios_assign_all_busses()) -		return; - -	while (parent->parent && parent->subordinate < max) { -		parent->subordinate = max; -		pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max); -		parent = parent->parent; -	} -} +EXPORT_SYMBOL(pci_add_new_bus);  /*   * If it's a bridge, configure it and scan the bus behind it. @@ -676,7 +750,7 @@ static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)   * them, we proceed to assigning numbers to the remaining buses in   * order to avoid overlaps between old and new bus numbers.   */ -int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass) +int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)  {  	struct pci_bus *child;  	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); @@ -693,15 +767,22 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  	dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",  		secondary, subordinate, pass); +	if (!primary && (primary != bus->number) && secondary && subordinate) { +		dev_warn(&dev->dev, "Primary bus is hard wired to 0\n"); +		primary = bus->number; +	} +  	/* Check if setup is sensible at all */  	if (!pass && -	    (primary != bus->number || secondary <= bus->number)) { -		dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n"); +	    (primary != bus->number || secondary <= bus->number || +	     secondary > subordinate || subordinate > bus->busn_res.end)) { +		dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n", +			 secondary, subordinate);  		broken = 1;  	}  	/* Disable MasterAbortMode during probing to avoid reporting -	   of bus errors (in some architectures) */  +	   of bus errors (in some architectures) */  	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);  	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,  			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); @@ -717,11 +798,10 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  			goto out;  		/* -		 * If we already got to this bus through a different bridge, -		 * don't re-add it. This can happen with the i450NX chipset. -		 * -		 * However, we continue to descend down the hierarchy and -		 * scan remaining child buses. +		 * The bus might already exist for two reasons: Either we are +		 * rescanning the bus or the bus is reachable through more than +		 * one bridge. The second case can happen with the i450NX +		 * chipset.  		 */  		child = pci_find_bus(pci_domain_nr(bus), secondary);  		if (!child) { @@ -729,22 +809,24 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  			if (!child)  				goto out;  			child->primary = primary; -			child->subordinate = subordinate; +			pci_bus_insert_busn_res(child, secondary, subordinate);  			child->bridge_ctl = bctl;  		}  		cmax = pci_scan_child_bus(child); -		if (cmax > max) -			max = cmax; -		if (child->subordinate > max) -			max = child->subordinate; +		if (cmax > subordinate) +			dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n", +				 subordinate, cmax); +		/* subordinate should equal child->busn_res.end */ +		if (subordinate > max) +			max = subordinate;  	} else {  		/*  		 * We need to assign a number to this bus which we always  		 * do in the second pass.  		 */  		if (!pass) { -			if (pcibios_assign_all_busses() || broken) +			if (pcibios_assign_all_busses() || broken || is_cardbus)  				/* Temporarily disable forwarding of the  				   configuration cycles on all bridges in  				   this bus segment to avoid possible @@ -756,18 +838,29 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  			goto out;  		} +		if (max >= bus->busn_res.end) { +			dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n", +				 max, &bus->busn_res); +			goto out; +		} +  		/* Clear errors */  		pci_write_config_word(dev, PCI_STATUS, 0xffff); -		/* Prevent assigning a bus number that already exists. -		 * This can happen when a bridge is hot-plugged */ -		if (pci_find_bus(pci_domain_nr(bus), max+1)) -			goto out; -		child = pci_add_new_bus(bus, dev, ++max); +		/* The bus will already exist if we are rescanning */ +		child = pci_find_bus(pci_domain_nr(bus), max+1); +		if (!child) { +			child = pci_add_new_bus(bus, dev, max+1); +			if (!child) +				goto out; +			pci_bus_insert_busn_res(child, max+1, +						bus->busn_res.end); +		} +		max++;  		buses = (buses & 0xff000000)  		      | ((unsigned int)(child->primary)     <<  0) -		      | ((unsigned int)(child->secondary)   <<  8) -		      | ((unsigned int)(child->subordinate) << 16); +		      | ((unsigned int)(child->busn_res.start)   <<  8) +		      | ((unsigned int)(child->busn_res.end) << 16);  		/*  		 * yenta.c forces a secondary latency timer of 176. @@ -777,7 +870,7 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  			buses &= ~0xff000000;  			buses |= CARDBUS_LATENCY_TIMER << 24;  		} -			 +  		/*  		 * We need to blast all three values with a single write.  		 */ @@ -785,35 +878,22 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  		if (!is_cardbus) {  			child->bridge_ctl = bctl; -			/* -			 * Adjust subordinate busnr in parent buses. -			 * We do this before scanning for children because -			 * some devices may not be detected if the bios -			 * was lazy. -			 */ -			pci_fixup_parent_subordinate_busnr(child, max); -			/* Now we can scan all subordinate buses... */  			max = pci_scan_child_bus(child); -			/* -			 * now fix it up again since we have found -			 * the real value of max. -			 */ -			pci_fixup_parent_subordinate_busnr(child, max);  		} else {  			/*  			 * For CardBus bridges, we leave 4 bus numbers  			 * as cards with a PCI-to-PCI bridge can be  			 * inserted later.  			 */ -			for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) { +			for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {  				struct pci_bus *parent = bus;  				if (pci_find_bus(pci_domain_nr(bus),  							max+i+1))  					break;  				while (parent->parent) {  					if ((!pcibios_assign_all_busses()) && -					    (parent->subordinate > max) && -					    (parent->subordinate <= max+i)) { +					    (parent->busn_res.end > max) && +					    (parent->busn_res.end <= max+i)) {  						j = 1;  					}  					parent = parent->parent; @@ -829,12 +909,16 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  				}  			}  			max += i; -			pci_fixup_parent_subordinate_busnr(child, max);  		}  		/*  		 * Set the subordinate bus number to its real value.  		 */ -		child->subordinate = max; +		if (max > bus->busn_res.end) { +			dev_warn(&dev->dev, "max busn %02x is outside %pR\n", +				 max, &bus->busn_res); +			max = bus->busn_res.end; +		} +		pci_bus_update_busn_res_end(child, max);  		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);  	} @@ -844,19 +928,18 @@ int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,  	/* Has only triggered on CardBus, fixup is in yenta_socket */  	while (bus->parent) { -		if ((child->subordinate > bus->subordinate) || -		    (child->number > bus->subordinate) || +		if ((child->busn_res.end > bus->busn_res.end) || +		    (child->number > bus->busn_res.end) ||  		    (child->number < bus->number) || -		    (child->subordinate < bus->number)) { -			dev_info(&child->dev, "[bus %02x-%02x] %s " -				"hidden behind%s bridge %s [bus %02x-%02x]\n", -				child->number, child->subordinate, -				(bus->number > child->subordinate && -				 bus->subordinate < child->number) ? +		    (child->busn_res.end < bus->number)) { +			dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n", +				&child->busn_res, +				(bus->number > child->busn_res.end && +				 bus->busn_res.end < child->number) ?  					"wholly" : "partially",  				bus->self->transparent ? " transparent" : "",  				dev_name(&bus->dev), -				bus->number, bus->subordinate); +				&bus->busn_res);  		}  		bus = bus->parent;  	} @@ -866,6 +949,7 @@ out:  	return max;  } +EXPORT_SYMBOL(pci_scan_bridge);  /*   * Read interrupt line and base address registers. @@ -890,36 +974,119 @@ void set_pcie_port_type(struct pci_dev *pdev)  	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);  	if (!pos)  		return; -	pdev->is_pcie = 1;  	pdev->pcie_cap = pos;  	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); -	pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4; +	pdev->pcie_flags_reg = reg16; +	pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); +	pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;  }  void set_pcie_hotplug_bridge(struct pci_dev *pdev)  { -	int pos; -	u16 reg16;  	u32 reg32; -	pos = pci_pcie_cap(pdev); -	if (!pos) -		return; -	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); -	if (!(reg16 & PCI_EXP_FLAGS_SLOT)) -		return; -	pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, ®32); +	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32);  	if (reg32 & PCI_EXP_SLTCAP_HPC)  		pdev->is_hotplug_bridge = 1;  } +/** + * pci_ext_cfg_is_aliased - is ext config space just an alias of std config? + * @dev: PCI device + * + * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that + * when forwarding a type1 configuration request the bridge must check that + * the extended register address field is zero.  The bridge is not permitted + * to forward the transactions and must handle it as an Unsupported Request. + * Some bridges do not follow this rule and simply drop the extended register + * bits, resulting in the standard config space being aliased, every 256 + * bytes across the entire configuration space.  Test for this condition by + * comparing the first dword of each potential alias to the vendor/device ID. + * Known offenders: + *   ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03) + *   AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40) + */ +static bool pci_ext_cfg_is_aliased(struct pci_dev *dev) +{ +#ifdef CONFIG_PCI_QUIRKS +	int pos; +	u32 header, tmp; + +	pci_read_config_dword(dev, PCI_VENDOR_ID, &header); + +	for (pos = PCI_CFG_SPACE_SIZE; +	     pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) { +		if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL +		    || header != tmp) +			return false; +	} + +	return true; +#else +	return false; +#endif +} + +/** + * pci_cfg_space_size - get the configuration space size of the PCI device. + * @dev: PCI device + * + * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices + * have 4096 bytes.  Even if the device is capable, that doesn't mean we can + * access it.  Maybe we don't have a way to generate extended config space + * accesses, or the device is behind a reverse Express bridge.  So we try + * reading the dword at 0x100 which must either be 0 or a valid extended + * capability header. + */ +static int pci_cfg_space_size_ext(struct pci_dev *dev) +{ +	u32 status; +	int pos = PCI_CFG_SPACE_SIZE; + +	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) +		goto fail; +	if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev)) +		goto fail; + +	return PCI_CFG_SPACE_EXP_SIZE; + + fail: +	return PCI_CFG_SPACE_SIZE; +} + +int pci_cfg_space_size(struct pci_dev *dev) +{ +	int pos; +	u32 status; +	u16 class; + +	class = dev->class >> 8; +	if (class == PCI_CLASS_BRIDGE_HOST) +		return pci_cfg_space_size_ext(dev); + +	if (!pci_is_pcie(dev)) { +		pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); +		if (!pos) +			goto fail; + +		pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); +		if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))) +			goto fail; +	} + +	return pci_cfg_space_size_ext(dev); + + fail: +	return PCI_CFG_SPACE_SIZE; +} +  #define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)  /**   * pci_setup_device - fill in class and map information of a device   * @dev: the device structure to fill   * - * Initialize the device structure with information about the device's  + * Initialize the device structure with information about the device's   * vendor,class,memory and IO-space addresses,IRQ lines etc.   * Called at initialisation of the PCI subsystem and by CardBus services.   * Returns 0 on success and negative if unknown type of device (not normal, @@ -931,6 +1098,8 @@ int pci_setup_device(struct pci_dev *dev)  	u8 hdr_type;  	struct pci_slot *slot;  	int pos = 0; +	struct pci_bus_region region; +	struct resource *res;  	if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))  		return -EIO; @@ -957,12 +1126,10 @@ int pci_setup_device(struct pci_dev *dev)  	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);  	dev->revision = class & 0xff; -	class >>= 8;				    /* upper 3 bytes */ -	dev->class = class; -	class >>= 8; +	dev->class = class >> 8;		    /* upper 3 bytes */ -	dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %d class %#08x\n", -		   dev->vendor, dev->device, dev->hdr_type, class); +	dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n", +		   dev->vendor, dev->device, dev->hdr_type, dev->class);  	/* need to have dev->class ready */  	dev->cfg_size = pci_cfg_space_size(dev); @@ -985,29 +1152,45 @@ int pci_setup_device(struct pci_dev *dev)  		pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);  		/* -		 *	Do the ugly legacy mode stuff here rather than broken chip -		 *	quirk code. Legacy mode ATA controllers have fixed -		 *	addresses. These are not always echoed in BAR0-3, and -		 *	BAR0-3 in a few cases contain junk! +		 * Do the ugly legacy mode stuff here rather than broken chip +		 * quirk code. Legacy mode ATA controllers have fixed +		 * addresses. These are not always echoed in BAR0-3, and +		 * BAR0-3 in a few cases contain junk!  		 */  		if (class == PCI_CLASS_STORAGE_IDE) {  			u8 progif;  			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);  			if ((progif & 1) == 0) { -				dev->resource[0].start = 0x1F0; -				dev->resource[0].end = 0x1F7; -				dev->resource[0].flags = LEGACY_IO_RESOURCE; -				dev->resource[1].start = 0x3F6; -				dev->resource[1].end = 0x3F6; -				dev->resource[1].flags = LEGACY_IO_RESOURCE; +				region.start = 0x1F0; +				region.end = 0x1F7; +				res = &dev->resource[0]; +				res->flags = LEGACY_IO_RESOURCE; +				pcibios_bus_to_resource(dev->bus, res, ®ion); +				dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n", +					 res); +				region.start = 0x3F6; +				region.end = 0x3F6; +				res = &dev->resource[1]; +				res->flags = LEGACY_IO_RESOURCE; +				pcibios_bus_to_resource(dev->bus, res, ®ion); +				dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n", +					 res);  			}  			if ((progif & 4) == 0) { -				dev->resource[2].start = 0x170; -				dev->resource[2].end = 0x177; -				dev->resource[2].flags = LEGACY_IO_RESOURCE; -				dev->resource[3].start = 0x376; -				dev->resource[3].end = 0x376; -				dev->resource[3].flags = LEGACY_IO_RESOURCE; +				region.start = 0x170; +				region.end = 0x177; +				res = &dev->resource[2]; +				res->flags = LEGACY_IO_RESOURCE; +				pcibios_bus_to_resource(dev->bus, res, ®ion); +				dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n", +					 res); +				region.start = 0x376; +				region.end = 0x376; +				res = &dev->resource[3]; +				res->flags = LEGACY_IO_RESOURCE; +				pcibios_bus_to_resource(dev->bus, res, ®ion); +				dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n", +					 res);  			}  		}  		break; @@ -1017,7 +1200,7 @@ int pci_setup_device(struct pci_dev *dev)  			goto bad;  		/* The PCI-to-PCI bridge spec requires that subtractive  		   decoding (i.e. transparent) bridge must have programming -		   interface code of 0x01. */  +		   interface code of 0x01. */  		pci_read_irq(dev);  		dev->transparent = ((dev->class & 0xff) == 1);  		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); @@ -1039,13 +1222,13 @@ int pci_setup_device(struct pci_dev *dev)  		break;  	default:				    /* unknown header */ -		dev_err(&dev->dev, "unknown header type %02x, " -			"ignoring device\n", dev->hdr_type); +		dev_err(&dev->dev, "unknown header type %02x, ignoring device\n", +			dev->hdr_type);  		return -EIO;  	bad: -		dev_err(&dev->dev, "ignoring class %02x (doesn't match header " -			"type %02x)\n", class, dev->hdr_type); +		dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n", +			dev->class, dev->hdr_type);  		dev->class = PCI_CLASS_NOT_DEFINED;  	} @@ -1057,6 +1240,7 @@ static void pci_release_capabilities(struct pci_dev *dev)  {  	pci_vpd_release(dev);  	pci_iov_release(dev); +	pci_free_cap_save_buffers(dev);  }  /** @@ -1072,69 +1256,14 @@ static void pci_release_dev(struct device *dev)  	pci_dev = to_pci_dev(dev);  	pci_release_capabilities(pci_dev); +	pci_release_of_node(pci_dev); +	pcibios_release_device(pci_dev); +	pci_bus_put(pci_dev->bus); +	kfree(pci_dev->driver_override);  	kfree(pci_dev);  } -/** - * pci_cfg_space_size - get the configuration space size of the PCI device. - * @dev: PCI device - * - * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices - * have 4096 bytes.  Even if the device is capable, that doesn't mean we can - * access it.  Maybe we don't have a way to generate extended config space - * accesses, or the device is behind a reverse Express bridge.  So we try - * reading the dword at 0x100 which must either be 0 or a valid extended - * capability header. - */ -int pci_cfg_space_size_ext(struct pci_dev *dev) -{ -	u32 status; -	int pos = PCI_CFG_SPACE_SIZE; - -	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) -		goto fail; -	if (status == 0xffffffff) -		goto fail; - -	return PCI_CFG_SPACE_EXP_SIZE; - - fail: -	return PCI_CFG_SPACE_SIZE; -} - -int pci_cfg_space_size(struct pci_dev *dev) -{ -	int pos; -	u32 status; -	u16 class; - -	class = dev->class >> 8; -	if (class == PCI_CLASS_BRIDGE_HOST) -		return pci_cfg_space_size_ext(dev); - -	pos = pci_pcie_cap(dev); -	if (!pos) { -		pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); -		if (!pos) -			goto fail; - -		pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); -		if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))) -			goto fail; -	} - -	return pci_cfg_space_size_ext(dev); - - fail: -	return PCI_CFG_SPACE_SIZE; -} - -static void pci_release_bus_bridge_dev(struct device *dev) -{ -	kfree(dev); -} - -struct pci_dev *alloc_pci_dev(void) +struct pci_dev *pci_alloc_dev(struct pci_bus *bus)  {  	struct pci_dev *dev; @@ -1143,55 +1272,72 @@ struct pci_dev *alloc_pci_dev(void)  		return NULL;  	INIT_LIST_HEAD(&dev->bus_list); +	dev->dev.type = &pci_dev_type; +	dev->bus = pci_bus_get(bus);  	return dev;  } -EXPORT_SYMBOL(alloc_pci_dev); +EXPORT_SYMBOL(pci_alloc_dev); -/* - * Read the config data for a PCI device, sanity-check it - * and fill in the dev structure... - */ -static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) +bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l, +				int crs_timeout)  { -	struct pci_dev *dev; -	u32 l;  	int delay = 1; -	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) -		return NULL; +	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) +		return false;  	/* some broken boards return 0 or ~0 if a slot is empty: */ -	if (l == 0xffffffff || l == 0x00000000 || -	    l == 0x0000ffff || l == 0xffff0000) -		return NULL; +	if (*l == 0xffffffff || *l == 0x00000000 || +	    *l == 0x0000ffff || *l == 0xffff0000) +		return false;  	/* Configuration request Retry Status */ -	while (l == 0xffff0001) { +	while (*l == 0xffff0001) { +		if (!crs_timeout) +			return false; +  		msleep(delay);  		delay *= 2; -		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) -			return NULL; +		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) +			return false;  		/* Card hasn't responded in 60 seconds?  Must be stuck. */ -		if (delay > 60 * 1000) { -			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not " -					"responding\n", pci_domain_nr(bus), -					bus->number, PCI_SLOT(devfn), -					PCI_FUNC(devfn)); -			return NULL; +		if (delay > crs_timeout) { +			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n", +			       pci_domain_nr(bus), bus->number, PCI_SLOT(devfn), +			       PCI_FUNC(devfn)); +			return false;  		}  	} -	dev = alloc_pci_dev(); +	return true; +} +EXPORT_SYMBOL(pci_bus_read_dev_vendor_id); + +/* + * Read the config data for a PCI device, sanity-check it + * and fill in the dev structure... + */ +static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) +{ +	struct pci_dev *dev; +	u32 l; + +	if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000)) +		return NULL; + +	dev = pci_alloc_dev(bus);  	if (!dev)  		return NULL; -	dev->bus = bus;  	dev->devfn = devfn;  	dev->vendor = l & 0xffff;  	dev->device = (l >> 16) & 0xffff; +	pci_set_of_node(dev); +  	if (pci_setup_device(dev)) { +		pci_bus_put(dev->bus);  		kfree(dev);  		return NULL;  	} @@ -1209,13 +1355,12 @@ static void pci_init_capabilities(struct pci_dev *dev)  	/* Power Management */  	pci_pm_init(dev); -	platform_pci_wakeup_init(dev);  	/* Vital Product Data */  	pci_vpd_pci22_init(dev);  	/* Alternative Routing-ID Forwarding */ -	pci_enable_ari(dev); +	pci_configure_ari(dev);  	/* Single Root I/O Virtualization */  	pci_iov_init(dev); @@ -1226,10 +1371,12 @@ static void pci_init_capabilities(struct pci_dev *dev)  void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)  { +	int ret; +  	device_initialize(&dev->dev);  	dev->dev.release = pci_release_dev; -	pci_dev_get(dev); +	set_dev_node(&dev->dev, pcibus_to_node(bus));  	dev->dev.dma_mask = &dev->dma_mask;  	dev->dev.dma_parms = &dev->dma_parms;  	dev->dev.coherent_dma_mask = 0xffffffffull; @@ -1240,6 +1387,9 @@ void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)  	/* Fix up broken headers */  	pci_fixup_device(pci_fixup_header, dev); +	/* moved out from quirk header fixup code */ +	pci_reassigndev_resource_alignment(dev); +  	/* Clear the state_saved flag. */  	dev->state_saved = false; @@ -1253,9 +1403,17 @@ void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)  	down_write(&pci_bus_sem);  	list_add_tail(&dev->bus_list, &bus->devices);  	up_write(&pci_bus_sem); + +	ret = pcibios_add_device(dev); +	WARN_ON(ret < 0); + +	/* Notifier could use PCI capabilities */ +	dev->match_driver = false; +	ret = device_add(&dev->dev); +	WARN_ON(ret < 0);  } -struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn) +struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)  {  	struct pci_dev *dev; @@ -1275,41 +1433,44 @@ struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)  }  EXPORT_SYMBOL(pci_scan_single_device); -static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn) +static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)  { -	u16 cap; -	unsigned pos, next_fn; +	int pos; +	u16 cap = 0; +	unsigned next_fn; -	if (!dev) -		return 0; +	if (pci_ari_enabled(bus)) { +		if (!dev) +			return 0; +		pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); +		if (!pos) +			return 0; -	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); -	if (!pos) -		return 0; -	pci_read_config_word(dev, pos + 4, &cap); -	next_fn = cap >> 8; -	if (next_fn <= fn) -		return 0; -	return next_fn; -} +		pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap); +		next_fn = PCI_ARI_CAP_NFN(cap); +		if (next_fn <= fn) +			return 0;	/* protect against malformed list */ -static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn) -{ -	return (fn + 1) % 8; -} +		return next_fn; +	} + +	/* dev may be NULL for non-contiguous multifunction devices */ +	if (!dev || dev->multifunction) +		return (fn + 1) % 8; -static unsigned no_next_fn(struct pci_dev *dev, unsigned fn) -{  	return 0;  }  static int only_one_child(struct pci_bus *bus)  {  	struct pci_dev *parent = bus->self; +  	if (!parent || !pci_is_pcie(parent))  		return 0; -	if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT || -	    parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) +	if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT) +		return 1; +	if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM && +	    !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))  		return 1;  	return 0;  } @@ -1329,7 +1490,6 @@ int pci_scan_slot(struct pci_bus *bus, int devfn)  {  	unsigned fn, nr = 0;  	struct pci_dev *dev; -	unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;  	if (only_one_child(bus) && (devfn > 0))  		return 0; /* Already scanned the entire slot */ @@ -1340,12 +1500,7 @@ int pci_scan_slot(struct pci_bus *bus, int devfn)  	if (!dev->is_added)  		nr++; -	if (pci_ari_enabled(bus)) -		next_fn = next_ari_fn; -	else if (dev->multifunction) -		next_fn = next_trad_fn; - -	for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) { +	for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {  		dev = pci_scan_single_device(bus, devfn + fn);  		if (dev) {  			if (!dev->is_added) @@ -1360,10 +1515,181 @@ int pci_scan_slot(struct pci_bus *bus, int devfn)  	return nr;  } +EXPORT_SYMBOL(pci_scan_slot); + +static int pcie_find_smpss(struct pci_dev *dev, void *data) +{ +	u8 *smpss = data; + +	if (!pci_is_pcie(dev)) +		return 0; + +	/* +	 * We don't have a way to change MPS settings on devices that have +	 * drivers attached.  A hot-added device might support only the minimum +	 * MPS setting (MPS=128).  Therefore, if the fabric contains a bridge +	 * where devices may be hot-added, we limit the fabric MPS to 128 so +	 * hot-added devices will work correctly. +	 * +	 * However, if we hot-add a device to a slot directly below a Root +	 * Port, it's impossible for there to be other existing devices below +	 * the port.  We don't limit the MPS in this case because we can +	 * reconfigure MPS on both the Root Port and the hot-added device, +	 * and there are no other devices involved. +	 * +	 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA. +	 */ +	if (dev->is_hotplug_bridge && +	    pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) +		*smpss = 0; + +	if (*smpss > dev->pcie_mpss) +		*smpss = dev->pcie_mpss; + +	return 0; +} + +static void pcie_write_mps(struct pci_dev *dev, int mps) +{ +	int rc; + +	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { +		mps = 128 << dev->pcie_mpss; + +		if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT && +		    dev->bus->self) +			/* For "Performance", the assumption is made that +			 * downstream communication will never be larger than +			 * the MRRS.  So, the MPS only needs to be configured +			 * for the upstream communication.  This being the case, +			 * walk from the top down and set the MPS of the child +			 * to that of the parent bus. +			 * +			 * Configure the device MPS with the smaller of the +			 * device MPSS or the bridge MPS (which is assumed to be +			 * properly configured at this point to the largest +			 * allowable MPS based on its parent bus). +			 */ +			mps = min(mps, pcie_get_mps(dev->bus->self)); +	} + +	rc = pcie_set_mps(dev, mps); +	if (rc) +		dev_err(&dev->dev, "Failed attempting to set the MPS\n"); +} + +static void pcie_write_mrrs(struct pci_dev *dev) +{ +	int rc, mrrs; + +	/* In the "safe" case, do not configure the MRRS.  There appear to be +	 * issues with setting MRRS to 0 on a number of devices. +	 */ +	if (pcie_bus_config != PCIE_BUS_PERFORMANCE) +		return; + +	/* For Max performance, the MRRS must be set to the largest supported +	 * value.  However, it cannot be configured larger than the MPS the +	 * device or the bus can support.  This should already be properly +	 * configured by a prior call to pcie_write_mps. +	 */ +	mrrs = pcie_get_mps(dev); + +	/* MRRS is a R/W register.  Invalid values can be written, but a +	 * subsequent read will verify if the value is acceptable or not. +	 * If the MRRS value provided is not acceptable (e.g., too large), +	 * shrink the value until it is acceptable to the HW. +	 */ +	while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) { +		rc = pcie_set_readrq(dev, mrrs); +		if (!rc) +			break; + +		dev_warn(&dev->dev, "Failed attempting to set the MRRS\n"); +		mrrs /= 2; +	} + +	if (mrrs < 128) +		dev_err(&dev->dev, "MRRS was unable to be configured with a safe value.  If problems are experienced, try running with pci=pcie_bus_safe\n"); +} + +static void pcie_bus_detect_mps(struct pci_dev *dev) +{ +	struct pci_dev *bridge = dev->bus->self; +	int mps, p_mps; + +	if (!bridge) +		return; + +	mps = pcie_get_mps(dev); +	p_mps = pcie_get_mps(bridge); + +	if (mps != p_mps) +		dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", +			 mps, pci_name(bridge), p_mps); +} + +static int pcie_bus_configure_set(struct pci_dev *dev, void *data) +{ +	int mps, orig_mps; + +	if (!pci_is_pcie(dev)) +		return 0; + +	if (pcie_bus_config == PCIE_BUS_TUNE_OFF) { +		pcie_bus_detect_mps(dev); +		return 0; +	} + +	mps = 128 << *(u8 *)data; +	orig_mps = pcie_get_mps(dev); + +	pcie_write_mps(dev, mps); +	pcie_write_mrrs(dev); + +	dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n", +		 pcie_get_mps(dev), 128 << dev->pcie_mpss, +		 orig_mps, pcie_get_readrq(dev)); + +	return 0; +} + +/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down, + * parents then children fashion.  If this changes, then this code will not + * work as designed. + */ +void pcie_bus_configure_settings(struct pci_bus *bus) +{ +	u8 smpss = 0; + +	if (!bus->self) +		return; + +	if (!pci_is_pcie(bus->self)) +		return; + +	/* FIXME - Peer to peer DMA is possible, though the endpoint would need +	 * to be aware of the MPS of the destination.  To work around this, +	 * simply force the MPS of the entire system to the smallest possible. +	 */ +	if (pcie_bus_config == PCIE_BUS_PEER2PEER) +		smpss = 0; + +	if (pcie_bus_config == PCIE_BUS_SAFE) { +		smpss = bus->self->pcie_mpss; + +		pcie_find_smpss(bus->self, &smpss); +		pci_walk_bus(bus, pcie_find_smpss, &smpss); +	} + +	pcie_bus_configure_set(bus->self, &smpss); +	pci_walk_bus(bus, pcie_bus_configure_set, &smpss); +} +EXPORT_SYMBOL_GPL(pcie_bus_configure_settings); -unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus) +unsigned int pci_scan_child_bus(struct pci_bus *bus)  { -	unsigned int devfn, pass, max = bus->secondary; +	unsigned int devfn, pass, max = bus->busn_res.start;  	struct pci_dev *dev;  	dev_dbg(&bus->dev, "scanning bus\n"); @@ -1382,14 +1708,12 @@ unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)  	if (!bus->is_added) {  		dev_dbg(&bus->dev, "fixups for bus\n");  		pcibios_fixup_bus(bus); -		if (pci_is_root_bus(bus)) -			bus->is_added = 1; +		bus->is_added = 1;  	} -	for (pass=0; pass < 2; pass++) +	for (pass = 0; pass < 2; pass++)  		list_for_each_entry(dev, &bus->devices, bus_list) { -			if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || -			    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) +			if (pci_is_bridge(dev))  				max = pci_scan_bridge(bus, dev, max, pass);  		} @@ -1403,27 +1727,47 @@ unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)  	dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);  	return max;  } +EXPORT_SYMBOL_GPL(pci_scan_child_bus); -struct pci_bus * pci_create_bus(struct device *parent, -		int bus, struct pci_ops *ops, void *sysdata) +/** + * pcibios_root_bridge_prepare - Platform-specific host bridge setup. + * @bridge: Host bridge to set up. + * + * Default empty implementation.  Replace with an architecture-specific setup + * routine, if necessary. + */ +int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) +{ +	return 0; +} + +void __weak pcibios_add_bus(struct pci_bus *bus) +{ +} + +void __weak pcibios_remove_bus(struct pci_bus *bus) +{ +} + +struct pci_bus *pci_create_root_bus(struct device *parent, int bus, +		struct pci_ops *ops, void *sysdata, struct list_head *resources)  {  	int error; +	struct pci_host_bridge *bridge;  	struct pci_bus *b, *b2; -	struct device *dev; +	struct pci_host_bridge_window *window, *n; +	struct resource *res; +	resource_size_t offset; +	char bus_addr[64]; +	char *fmt;  	b = pci_alloc_bus();  	if (!b)  		return NULL; -	dev = kzalloc(sizeof(*dev), GFP_KERNEL); -	if (!dev){ -		kfree(b); -		return NULL; -	} -  	b->sysdata = sysdata;  	b->ops = ops; - +	b->number = b->busn_res.start = bus;  	b2 = pci_find_bus(pci_domain_nr(b), bus);  	if (b2) {  		/* If we already got to this bus through a different bridge, ignore it */ @@ -1431,18 +1775,27 @@ struct pci_bus * pci_create_bus(struct device *parent,  		goto err_out;  	} -	down_write(&pci_bus_sem); -	list_add_tail(&b->node, &pci_root_buses); -	up_write(&pci_bus_sem); +	bridge = pci_alloc_host_bridge(b); +	if (!bridge) +		goto err_out; -	dev->parent = parent; -	dev->release = pci_release_bus_bridge_dev; -	dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus); -	error = device_register(dev); -	if (error) -		goto dev_reg_err; -	b->bridge = get_device(dev); +	bridge->dev.parent = parent; +	bridge->dev.release = pci_release_host_bridge_dev; +	dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus); +	error = pcibios_root_bridge_prepare(bridge); +	if (error) { +		kfree(bridge); +		goto err_out; +	} + +	error = device_register(&bridge->dev); +	if (error) { +		put_device(&bridge->dev); +		goto err_out; +	} +	b->bridge = get_device(&bridge->dev);  	device_enable_async_suspend(b->bridge); +	pci_set_bus_of_node(b);  	if (!parent)  		set_dev_node(b->bridge, pcibus_to_node(b)); @@ -1453,46 +1806,215 @@ struct pci_bus * pci_create_bus(struct device *parent,  	error = device_register(&b->dev);  	if (error)  		goto class_dev_reg_err; -	error = device_create_file(&b->dev, &dev_attr_cpuaffinity); -	if (error) -		goto dev_create_file_err; + +	pcibios_add_bus(b);  	/* Create legacy_io and legacy_mem files for this bus */  	pci_create_legacy_files(b); -	b->number = b->secondary = bus; -	b->resource[0] = &ioport_resource; -	b->resource[1] = &iomem_resource; +	if (parent) +		dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev)); +	else +		printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev)); + +	/* Add initial resources to the bus */ +	list_for_each_entry_safe(window, n, resources, list) { +		list_move_tail(&window->list, &bridge->windows); +		res = window->res; +		offset = window->offset; +		if (res->flags & IORESOURCE_BUS) +			pci_bus_insert_busn_res(b, bus, res->end); +		else +			pci_bus_add_resource(b, res, 0); +		if (offset) { +			if (resource_type(res) == IORESOURCE_IO) +				fmt = " (bus address [%#06llx-%#06llx])"; +			else +				fmt = " (bus address [%#010llx-%#010llx])"; +			snprintf(bus_addr, sizeof(bus_addr), fmt, +				 (unsigned long long) (res->start - offset), +				 (unsigned long long) (res->end - offset)); +		} else +			bus_addr[0] = '\0'; +		dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr); +	} + +	down_write(&pci_bus_sem); +	list_add_tail(&b->node, &pci_root_buses); +	up_write(&pci_bus_sem);  	return b; -dev_create_file_err: -	device_unregister(&b->dev);  class_dev_reg_err: -	device_unregister(dev); -dev_reg_err: -	down_write(&pci_bus_sem); -	list_del(&b->node); -	up_write(&pci_bus_sem); +	put_device(&bridge->dev); +	device_unregister(&bridge->dev);  err_out: -	kfree(dev);  	kfree(b);  	return NULL;  } -struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent, +int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max) +{ +	struct resource *res = &b->busn_res; +	struct resource *parent_res, *conflict; + +	res->start = bus; +	res->end = bus_max; +	res->flags = IORESOURCE_BUS; + +	if (!pci_is_root_bus(b)) +		parent_res = &b->parent->busn_res; +	else { +		parent_res = get_pci_domain_busn_res(pci_domain_nr(b)); +		res->flags |= IORESOURCE_PCI_FIXED; +	} + +	conflict = request_resource_conflict(parent_res, res); + +	if (conflict) +		dev_printk(KERN_DEBUG, &b->dev, +			   "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n", +			    res, pci_is_root_bus(b) ? "domain " : "", +			    parent_res, conflict->name, conflict); + +	return conflict == NULL; +} + +int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max) +{ +	struct resource *res = &b->busn_res; +	struct resource old_res = *res; +	resource_size_t size; +	int ret; + +	if (res->start > bus_max) +		return -EINVAL; + +	size = bus_max - res->start + 1; +	ret = adjust_resource(res, res->start, size); +	dev_printk(KERN_DEBUG, &b->dev, +			"busn_res: %pR end %s updated to %02x\n", +			&old_res, ret ? "can not be" : "is", bus_max); + +	if (!ret && !res->parent) +		pci_bus_insert_busn_res(b, res->start, res->end); + +	return ret; +} + +void pci_bus_release_busn_res(struct pci_bus *b) +{ +	struct resource *res = &b->busn_res; +	int ret; + +	if (!res->flags || !res->parent) +		return; + +	ret = release_resource(res); +	dev_printk(KERN_DEBUG, &b->dev, +			"busn_res: %pR %s released\n", +			res, ret ? "can not be" : "is"); +} + +struct pci_bus *pci_scan_root_bus(struct device *parent, int bus, +		struct pci_ops *ops, void *sysdata, struct list_head *resources) +{ +	struct pci_host_bridge_window *window; +	bool found = false; +	struct pci_bus *b; +	int max; + +	list_for_each_entry(window, resources, list) +		if (window->res->flags & IORESOURCE_BUS) { +			found = true; +			break; +		} + +	b = pci_create_root_bus(parent, bus, ops, sysdata, resources); +	if (!b) +		return NULL; + +	if (!found) { +		dev_info(&b->dev, +		 "No busn resource found for root bus, will use [bus %02x-ff]\n", +			bus); +		pci_bus_insert_busn_res(b, bus, 255); +	} + +	max = pci_scan_child_bus(b); + +	if (!found) +		pci_bus_update_busn_res_end(b, max); + +	pci_bus_add_devices(b); +	return b; +} +EXPORT_SYMBOL(pci_scan_root_bus); + +/* Deprecated; use pci_scan_root_bus() instead */ +struct pci_bus *pci_scan_bus_parented(struct device *parent,  		int bus, struct pci_ops *ops, void *sysdata)  { +	LIST_HEAD(resources);  	struct pci_bus *b; -	b = pci_create_bus(parent, bus, ops, sysdata); +	pci_add_resource(&resources, &ioport_resource); +	pci_add_resource(&resources, &iomem_resource); +	pci_add_resource(&resources, &busn_resource); +	b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);  	if (b) -		b->subordinate = pci_scan_child_bus(b); +		pci_scan_child_bus(b); +	else +		pci_free_resource_list(&resources);  	return b;  }  EXPORT_SYMBOL(pci_scan_bus_parented); -#ifdef CONFIG_HOTPLUG +struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, +					void *sysdata) +{ +	LIST_HEAD(resources); +	struct pci_bus *b; + +	pci_add_resource(&resources, &ioport_resource); +	pci_add_resource(&resources, &iomem_resource); +	pci_add_resource(&resources, &busn_resource); +	b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources); +	if (b) { +		pci_scan_child_bus(b); +		pci_bus_add_devices(b); +	} else { +		pci_free_resource_list(&resources); +	} +	return b; +} +EXPORT_SYMBOL(pci_scan_bus); + +/** + * pci_rescan_bus_bridge_resize - scan a PCI bus for devices. + * @bridge: PCI bridge for the bus to scan + * + * Scan a PCI bus and child buses for new devices, add them, + * and enable them, resizing bridge mmio/io resource if necessary + * and possible.  The caller must ensure the child devices are already + * removed for resizing to occur. + * + * Returns the max number of subordinate bus discovered. + */ +unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge) +{ +	unsigned int max; +	struct pci_bus *bus = bridge->subordinate; + +	max = pci_scan_child_bus(bus); + +	pci_assign_unassigned_bridge_resources(bridge); + +	pci_bus_add_devices(bus); + +	return max; +} +  /**   * pci_rescan_bus - scan a PCI bus for devices.   * @bus: PCI bus to scan @@ -1502,36 +2024,38 @@ EXPORT_SYMBOL(pci_scan_bus_parented);   *   * Returns the max number of subordinate bus discovered.   */ -unsigned int __ref pci_rescan_bus(struct pci_bus *bus) +unsigned int pci_rescan_bus(struct pci_bus *bus)  {  	unsigned int max; -	struct pci_dev *dev;  	max = pci_scan_child_bus(bus); - -	down_read(&pci_bus_sem); -	list_for_each_entry(dev, &bus->devices, bus_list) -		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || -		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) -			if (dev->subordinate) -				pci_bus_size_bridges(dev->subordinate); -	up_read(&pci_bus_sem); - -	pci_bus_assign_resources(bus); -	pci_enable_bridges(bus); +	pci_assign_unassigned_bus_resources(bus);  	pci_bus_add_devices(bus);  	return max;  }  EXPORT_SYMBOL_GPL(pci_rescan_bus); -EXPORT_SYMBOL(pci_add_new_bus); -EXPORT_SYMBOL(pci_scan_slot); -EXPORT_SYMBOL(pci_scan_bridge); -EXPORT_SYMBOL_GPL(pci_scan_child_bus); -#endif +/* + * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal + * routines should always be executed under this mutex. + */ +static DEFINE_MUTEX(pci_rescan_remove_lock); + +void pci_lock_rescan_remove(void) +{ +	mutex_lock(&pci_rescan_remove_lock); +} +EXPORT_SYMBOL_GPL(pci_lock_rescan_remove); + +void pci_unlock_rescan_remove(void) +{ +	mutex_unlock(&pci_rescan_remove_lock); +} +EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove); -static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b) +static int __init pci_sort_bf_cmp(const struct device *d_a, +				  const struct device *d_b)  {  	const struct pci_dev *a = to_pci_dev(d_a);  	const struct pci_dev *b = to_pci_dev(d_b);  | 
