diff options
Diffstat (limited to 'drivers/gpu/drm/radeon/radeon_cp.c')
| -rw-r--r-- | drivers/gpu/drm/radeon/radeon_cp.c | 56 | 
1 files changed, 21 insertions, 35 deletions
diff --git a/drivers/gpu/drm/radeon/radeon_cp.c b/drivers/gpu/drm/radeon/radeon_cp.c index eb6b9eed734..bb0d5c3a831 100644 --- a/drivers/gpu/drm/radeon/radeon_cp.c +++ b/drivers/gpu/drm/radeon/radeon_cp.c @@ -27,12 +27,14 @@   * Authors:   *    Kevin E. Martin <martin@valinux.com>   *    Gareth Hughes <gareth@valinux.com> + * + * ------------------------ This file is DEPRECATED! -------------------------   */ -#include "drmP.h" -#include "drm.h" -#include "drm_sarea.h" -#include "radeon_drm.h" +#include <linux/module.h> + +#include <drm/drmP.h> +#include <drm/radeon_drm.h>  #include "radeon_drv.h"  #include "r300_reg.h" @@ -116,20 +118,6 @@ u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)  	}  } -u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr) -{ -	u32 ret; - -	if (addr < 0x10000) -		ret = DRM_READ32(dev_priv->mmio, addr); -	else { -		DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr); -		ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA); -	} - -	return ret; -} -  static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)  {  	u32 ret; @@ -244,7 +232,7 @@ void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)  	u32 agp_base_lo = agp_base & 0xffffffff;  	u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff; -	/* R6xx/R7xx must be aligned to a 4MB boundry */ +	/* R6xx/R7xx must be aligned to a 4MB boundary */  	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)  		RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);  	else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) @@ -1456,13 +1444,13 @@ static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,  	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle  			      + init->ring_size / sizeof(u32));  	dev_priv->ring.size = init->ring_size; -	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8); +	dev_priv->ring.size_l2qw = order_base_2(init->ring_size / 8);  	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096; -	dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8); +	dev_priv->ring.rptr_update_l2qw = order_base_2( /* init->rptr_update */ 4096 / 8);  	dev_priv->ring.fetch_size = /* init->fetch_size */ 32; -	dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16); +	dev_priv->ring.fetch_size_l2ow = order_base_2( /* init->fetch_size */ 32 / 16);  	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;  	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK; @@ -1825,14 +1813,10 @@ void radeon_do_release(struct drm_device * dev)  			r600_do_cleanup_cp(dev);  		else  			radeon_do_cleanup_cp(dev); -		if (dev_priv->me_fw) { -			release_firmware(dev_priv->me_fw); -			dev_priv->me_fw = NULL; -		} -		if (dev_priv->pfp_fw) { -			release_firmware(dev_priv->pfp_fw); -			dev_priv->pfp_fw = NULL; -		} +		release_firmware(dev_priv->me_fw); +		dev_priv->me_fw = NULL; +		release_firmware(dev_priv->pfp_fw); +		dev_priv->pfp_fw = NULL;  	}  } @@ -2036,10 +2020,10 @@ static int radeon_cp_get_buffers(struct drm_device *dev,  		buf->file_priv = file_priv; -		if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx, +		if (copy_to_user(&d->request_indices[i], &buf->idx,  				     sizeof(buf->idx)))  			return -EFAULT; -		if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total, +		if (copy_to_user(&d->request_sizes[i], &buf->total,  				     sizeof(buf->total)))  			return -EFAULT; @@ -2113,9 +2097,11 @@ int radeon_driver_load(struct drm_device *dev, unsigned long flags)  		break;  	} -	if (drm_device_is_agp(dev)) +	pci_set_master(dev->pdev); + +	if (drm_pci_device_is_agp(dev))  		dev_priv->flags |= RADEON_IS_AGP; -	else if (drm_device_is_pcie(dev)) +	else if (pci_is_pcie(dev->pdev))  		dev_priv->flags |= RADEON_IS_PCIE;  	else  		dev_priv->flags |= RADEON_IS_PCI; @@ -2242,7 +2228,7 @@ void radeon_commit_ring(drm_radeon_private_t *dev_priv)  	dev_priv->ring.tail &= dev_priv->ring.tail_mask; -	DRM_MEMORYBARRIER(); +	mb();  	GET_RING_HEAD( dev_priv );  	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {  | 
