diff options
Diffstat (limited to 'arch/xtensa/platforms/xtfpga/include/platform')
| -rw-r--r-- | arch/xtensa/platforms/xtfpga/include/platform/hardware.h | 65 | ||||
| -rw-r--r-- | arch/xtensa/platforms/xtfpga/include/platform/lcd.h | 20 | ||||
| -rw-r--r-- | arch/xtensa/platforms/xtfpga/include/platform/serial.h | 18 | 
3 files changed, 103 insertions, 0 deletions
diff --git a/arch/xtensa/platforms/xtfpga/include/platform/hardware.h b/arch/xtensa/platforms/xtfpga/include/platform/hardware.h new file mode 100644 index 00000000000..aeb316b7ff8 --- /dev/null +++ b/arch/xtensa/platforms/xtfpga/include/platform/hardware.h @@ -0,0 +1,65 @@ +/* + * arch/xtensa/platform/xtavnet/include/platform/hardware.h + * + * This file is subject to the terms and conditions of the GNU General Public + * License.  See the file "COPYING" in the main directory of this archive + * for more details. + * + * Copyright (C) 2006 Tensilica Inc. + */ + +/* + * This file contains the hardware configuration of the XTAVNET boards. + */ + +#ifndef __XTENSA_XTAVNET_HARDWARE_H +#define __XTENSA_XTAVNET_HARDWARE_H + +/* Memory configuration. */ + +#define PLATFORM_DEFAULT_MEM_START 0x00000000 +#define PLATFORM_DEFAULT_MEM_SIZE  0x04000000 + +/* Interrupt configuration. */ + +#define PLATFORM_NR_IRQS	10 + +/* Default assignment of LX60 devices to external interrupts. */ + +#ifdef CONFIG_XTENSA_MX +#define DUART16552_INTNUM	XCHAL_EXTINT3_NUM +#define OETH_IRQ		XCHAL_EXTINT4_NUM +#else +#define DUART16552_INTNUM	XCHAL_EXTINT0_NUM +#define OETH_IRQ		XCHAL_EXTINT1_NUM +#endif + +/* + *  Device addresses and parameters. + */ + +/* UART */ +#define DUART16552_PADDR	(XCHAL_KIO_PADDR + 0x0D050020) +/* LCD instruction and data addresses. */ +#define LCD_INSTR_ADDR		((char *)IOADDR(0x0D040000)) +#define LCD_DATA_ADDR		((char *)IOADDR(0x0D040004)) + +/* Misc. */ +#define XTFPGA_FPGAREGS_VADDR	IOADDR(0x0D020000) +/* Clock frequency in Hz (read-only):  */ +#define XTFPGA_CLKFRQ_VADDR	(XTFPGA_FPGAREGS_VADDR + 0x04) +/* Setting of 8 DIP switches:  */ +#define DIP_SWITCHES_VADDR	(XTFPGA_FPGAREGS_VADDR + 0x0C) +/* Software reset (write 0xdead):  */ +#define XTFPGA_SWRST_VADDR	(XTFPGA_FPGAREGS_VADDR + 0x10) + +/*  OpenCores Ethernet controller:  */ +				/* regs + RX/TX descriptors */ +#define OETH_REGS_PADDR		(XCHAL_KIO_PADDR + 0x0D030000) +#define OETH_REGS_SIZE		0x1000 +#define OETH_SRAMBUFF_PADDR	(XCHAL_KIO_PADDR + 0x0D800000) + +				/* 5*rx buffs + 5*tx buffs */ +#define OETH_SRAMBUFF_SIZE	(5 * 0x600 + 5 * 0x600) + +#endif /* __XTENSA_XTAVNET_HARDWARE_H */ diff --git a/arch/xtensa/platforms/xtfpga/include/platform/lcd.h b/arch/xtensa/platforms/xtfpga/include/platform/lcd.h new file mode 100644 index 00000000000..0e435645af5 --- /dev/null +++ b/arch/xtensa/platforms/xtfpga/include/platform/lcd.h @@ -0,0 +1,20 @@ +/* + * arch/xtensa/platform/xtavnet/include/platform/lcd.h + * + * This file is subject to the terms and conditions of the GNU General Public + * License.  See the file "COPYING" in the main directory of this archive + * for more details. + * + * Copyright (C) 2001, 2006 Tensilica Inc. + */ + +#ifndef __XTENSA_XTAVNET_LCD_H +#define __XTENSA_XTAVNET_LCD_H + +/* Display string STR at position POS on the LCD. */ +void lcd_disp_at_pos(char *str, unsigned char pos); + +/* Shift the contents of the LCD display left or right. */ +void lcd_shiftleft(void); +void lcd_shiftright(void); +#endif diff --git a/arch/xtensa/platforms/xtfpga/include/platform/serial.h b/arch/xtensa/platforms/xtfpga/include/platform/serial.h new file mode 100644 index 00000000000..14d8f7beebf --- /dev/null +++ b/arch/xtensa/platforms/xtfpga/include/platform/serial.h @@ -0,0 +1,18 @@ +/* + * arch/xtensa/platform/xtavnet/include/platform/serial.h + * + * This file is subject to the terms and conditions of the GNU General Public + * License.  See the file "COPYING" in the main directory of this archive + * for more details. + * + * Copyright (C) 2001, 2006 Tensilica Inc. + */ + +#ifndef __ASM_XTENSA_XTAVNET_SERIAL_H +#define __ASM_XTENSA_XTAVNET_SERIAL_H + +#include <platform/hardware.h> + +#define BASE_BAUD (*(long *)XTFPGA_CLKFRQ_VADDR / 16) + +#endif /* __ASM_XTENSA_XTAVNET_SERIAL_H */  | 
