diff options
Diffstat (limited to 'arch/x86/kernel/irqinit.c')
| -rw-r--r-- | arch/x86/kernel/irqinit.c | 83 | 
1 files changed, 21 insertions, 62 deletions
diff --git a/arch/x86/kernel/irqinit.c b/arch/x86/kernel/irqinit.c index c752e973958..7f50156542f 100644 --- a/arch/x86/kernel/irqinit.c +++ b/arch/x86/kernel/irqinit.c @@ -9,14 +9,13 @@  #include <linux/kprobes.h>  #include <linux/init.h>  #include <linux/kernel_stat.h> -#include <linux/sysdev.h> +#include <linux/device.h>  #include <linux/bitops.h>  #include <linux/acpi.h>  #include <linux/io.h>  #include <linux/delay.h> -#include <asm/atomic.h> -#include <asm/system.h> +#include <linux/atomic.h>  #include <asm/timer.h>  #include <asm/hw_irq.h>  #include <asm/pgtable.h> @@ -25,6 +24,7 @@  #include <asm/setup.h>  #include <asm/i8259.h>  #include <asm/traps.h> +#include <asm/prom.h>  /*   * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts: @@ -42,48 +42,17 @@   * (these are usually mapped into the 0x30-0xff vector range)   */ -#ifdef CONFIG_X86_32 -/* - * Note that on a 486, we don't want to do a SIGFPE on an irq13 - * as the irq is unreliable, and exception 16 works correctly - * (ie as explained in the intel literature). On a 386, you - * can't use exception 16 due to bad IBM design, so we have to - * rely on the less exact irq13. - * - * Careful.. Not only is IRQ13 unreliable, but it is also - * leads to races. IBM designers who came up with it should - * be shot. - */ - -static irqreturn_t math_error_irq(int cpl, void *dev_id) -{ -	outb(0, 0xF0); -	if (ignore_fpu_irq || !boot_cpu_data.hard_math) -		return IRQ_NONE; -	math_error(get_irq_regs(), 0, 16); -	return IRQ_HANDLED; -} - -/* - * New motherboards sometimes make IRQ 13 be a PCI interrupt, - * so allow interrupt sharing. - */ -static struct irqaction fpu_irq = { -	.handler = math_error_irq, -	.name = "fpu", -}; -#endif -  /*   * IRQ2 is cascade interrupt to second interrupt controller   */  static struct irqaction irq2 = {  	.handler = no_action,  	.name = "cascade", +	.flags = IRQF_NO_THREAD,  };  DEFINE_PER_CPU(vector_irq_t, vector_irq) = { -	[0 ... NR_VECTORS - 1] = -1, +	[0 ... NR_VECTORS - 1] = VECTOR_UNDEFINED,  };  int vector_used_by_percpu_irq(unsigned int vector) @@ -91,7 +60,7 @@ int vector_used_by_percpu_irq(unsigned int vector)  	int cpu;  	for_each_online_cpu(cpu) { -		if (per_cpu(vector_irq, cpu)[vector] != -1) +		if (per_cpu(vector_irq, cpu)[vector] > VECTOR_UNDEFINED)  			return 1;  	} @@ -110,7 +79,7 @@ void __init init_ISA_irqs(void)  	legacy_pic->init(0);  	for (i = 0; i < legacy_pic->nr_legacy_irqs; i++) -		set_irq_chip_and_handler_name(i, chip, handle_level_irq, name); +		irq_set_chip_and_handler_name(i, chip, handle_level_irq, name);  }  void __init init_IRQ(void) @@ -118,6 +87,12 @@ void __init init_IRQ(void)  	int i;  	/* +	 * We probably need a better place for this, but it works for +	 * now ... +	 */ +	x86_add_irq_domains(); + +	/*  	 * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.  	 * If these IRQ's are handled by legacy interrupt-controllers like PIC,  	 * then this configuration will likely be static after the boot. If @@ -163,16 +138,6 @@ static void __init smp_intr_init(void)  	 */  	alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt); -	/* IPIs for invalidation */ -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6); -	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7); -  	/* IPI for generic function call */  	alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt); @@ -200,9 +165,6 @@ static void __init apic_intr_init(void)  #ifdef CONFIG_X86_MCE_THRESHOLD  	alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);  #endif -#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_LOCAL_APIC) -	alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt); -#endif  #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)  	/* self generated IPI for local APIC timer */ @@ -210,6 +172,10 @@ static void __init apic_intr_init(void)  	/* IPI for X86 platform specific use */  	alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi); +#ifdef CONFIG_HAVE_KVM +	/* IPI for KVM to deliver posted interrupt */ +	alloc_intr_gate(POSTED_INTR_VECTOR, kvm_posted_intr_ipi); +#endif  	/* IPI vectors for APIC spurious and error interrupts */  	alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt); @@ -237,23 +203,16 @@ void __init native_init_IRQ(void)  	 * us. (some of these will be overridden and become  	 * 'special' SMP interrupts)  	 */ -	for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) { +	i = FIRST_EXTERNAL_VECTOR; +	for_each_clear_bit_from(i, used_vectors, NR_VECTORS) {  		/* IA32_SYSCALL_VECTOR could be used in trap_init already. */ -		if (!test_bit(i, used_vectors)) -			set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]); +		set_intr_gate(i, interrupt[i - FIRST_EXTERNAL_VECTOR]);  	} -	if (!acpi_ioapic) +	if (!acpi_ioapic && !of_ioapic)  		setup_irq(2, &irq2);  #ifdef CONFIG_X86_32 -	/* -	 * External FPU? Set up irq13 if so, for -	 * original braindamaged IBM FERR coupling. -	 */ -	if (boot_cpu_data.hard_math && !cpu_has_fpu) -		setup_irq(FPU_IRQ, &fpu_irq); -  	irq_ctx_init(smp_processor_id());  #endif  }  | 
