diff options
Diffstat (limited to 'arch/mips/include/asm/octeon/cvmx-npei-defs.h')
| -rw-r--r-- | arch/mips/include/asm/octeon/cvmx-npei-defs.h | 1745 | 
1 files changed, 1743 insertions, 2 deletions
diff --git a/arch/mips/include/asm/octeon/cvmx-npei-defs.h b/arch/mips/include/asm/octeon/cvmx-npei-defs.h index 9899a9d2ba7..58114d41435 100644 --- a/arch/mips/include/asm/octeon/cvmx-npei-defs.h +++ b/arch/mips/include/asm/octeon/cvmx-npei-defs.h @@ -4,7 +4,7 @@   * Contact: support@caviumnetworks.com   * This file is part of the OCTEON SDK   * - * Copyright (c) 2003-2010 Cavium Networks + * Copyright (c) 2003-2012 Cavium Networks   *   * This file is free software; you can redistribute it and/or modify   * it under the terms of the GNU General Public License, Version 2, as @@ -65,7 +65,7 @@  #define CVMX_NPEI_LAST_WIN_RDATA0 (0x0000000000000600ull)  #define CVMX_NPEI_LAST_WIN_RDATA1 (0x0000000000000610ull)  #define CVMX_NPEI_MEM_ACCESS_CTL (0x00000000000004F0ull) -#define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000340ull + ((offset) & 31) * 16 - 16*12) +#define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000280ull + ((offset) & 31) * 16 - 16*12)  #define CVMX_NPEI_MSI_ENB0 (0x0000000000003C50ull)  #define CVMX_NPEI_MSI_ENB1 (0x0000000000003C60ull)  #define CVMX_NPEI_MSI_ENB2 (0x0000000000003C70ull) @@ -140,11 +140,19 @@  union cvmx_npei_bar1_indexx {  	uint32_t u32;  	struct cvmx_npei_bar1_indexx_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint32_t reserved_18_31:14;  		uint32_t addr_idx:14;  		uint32_t ca:1;  		uint32_t end_swp:2;  		uint32_t addr_v:1; +#else +		uint32_t addr_v:1; +		uint32_t end_swp:2; +		uint32_t ca:1; +		uint32_t addr_idx:14; +		uint32_t reserved_18_31:14; +#endif  	} s;  	struct cvmx_npei_bar1_indexx_s cn52xx;  	struct cvmx_npei_bar1_indexx_s cn52xxp1; @@ -155,6 +163,7 @@ union cvmx_npei_bar1_indexx {  union cvmx_npei_bist_status {  	uint64_t u64;  	struct cvmx_npei_bist_status_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t pkt_rdf:1;  		uint64_t reserved_60_62:3;  		uint64_t pcr_gim:1; @@ -204,8 +213,60 @@ union cvmx_npei_bist_status {  		uint64_t reserved_2_2:1;  		uint64_t msi:1;  		uint64_t ncb_cmd:1; +#else +		uint64_t ncb_cmd:1; +		uint64_t msi:1; +		uint64_t reserved_2_2:1; +		uint64_t dif3:1; +		uint64_t dif2:1; +		uint64_t dif1:1; +		uint64_t dif0:1; +		uint64_t csm1:1; +		uint64_t csm0:1; +		uint64_t p2n1_p1:1; +		uint64_t p2n1_p0:1; +		uint64_t p2n1_n:1; +		uint64_t p2n1_c1:1; +		uint64_t p2n1_c0:1; +		uint64_t p2n0_p1:1; +		uint64_t p2n0_p0:1; +		uint64_t p2n0_n:1; +		uint64_t p2n0_c1:1; +		uint64_t p2n0_c0:1; +		uint64_t p2n0_co:1; +		uint64_t p2n0_no:1; +		uint64_t p2n0_po:1; +		uint64_t p2n1_co:1; +		uint64_t p2n1_no:1; +		uint64_t p2n1_po:1; +		uint64_t cpl_p1:1; +		uint64_t cpl_p0:1; +		uint64_t n2p1_o:1; +		uint64_t n2p1_c:1; +		uint64_t n2p0_o:1; +		uint64_t n2p0_c:1; +		uint64_t reserved_31_31:1; +		uint64_t d3_pst:1; +		uint64_t d2_pst:1; +		uint64_t d1_pst:1; +		uint64_t d0_pst:1; +		uint64_t reserved_36_47:12; +		uint64_t pkt_slm:1; +		uint64_t pkt_ind:1; +		uint64_t reserved_50_52:3; +		uint64_t pcsr_sl:1; +		uint64_t pcsr_id:1; +		uint64_t pcsr_cnt:1; +		uint64_t pcsr_im:1; +		uint64_t pcsr_int:1; +		uint64_t pkt_pif:1; +		uint64_t pcr_gim:1; +		uint64_t reserved_60_62:3; +		uint64_t pkt_rdf:1; +#endif  	} s;  	struct cvmx_npei_bist_status_cn52xx { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t pkt_rdf:1;  		uint64_t reserved_60_62:3;  		uint64_t pcr_gim:1; @@ -264,8 +325,69 @@ union cvmx_npei_bist_status {  		uint64_t dif4:1;  		uint64_t msi:1;  		uint64_t ncb_cmd:1; +#else +		uint64_t ncb_cmd:1; +		uint64_t msi:1; +		uint64_t dif4:1; +		uint64_t dif3:1; +		uint64_t dif2:1; +		uint64_t dif1:1; +		uint64_t dif0:1; +		uint64_t csm1:1; +		uint64_t csm0:1; +		uint64_t p2n1_p1:1; +		uint64_t p2n1_p0:1; +		uint64_t p2n1_n:1; +		uint64_t p2n1_c1:1; +		uint64_t p2n1_c0:1; +		uint64_t p2n0_p1:1; +		uint64_t p2n0_p0:1; +		uint64_t p2n0_n:1; +		uint64_t p2n0_c1:1; +		uint64_t p2n0_c0:1; +		uint64_t p2n0_co:1; +		uint64_t p2n0_no:1; +		uint64_t p2n0_po:1; +		uint64_t p2n1_co:1; +		uint64_t p2n1_no:1; +		uint64_t p2n1_po:1; +		uint64_t cpl_p1:1; +		uint64_t cpl_p0:1; +		uint64_t n2p1_o:1; +		uint64_t n2p1_c:1; +		uint64_t n2p0_o:1; +		uint64_t n2p0_c:1; +		uint64_t d4_pst:1; +		uint64_t d3_pst:1; +		uint64_t d2_pst:1; +		uint64_t d1_pst:1; +		uint64_t d0_pst:1; +		uint64_t reserved_36_39:4; +		uint64_t ds_mem:1; +		uint64_t d4_mem:1; +		uint64_t d3_mem:1; +		uint64_t d2_mem:1; +		uint64_t d1_mem:1; +		uint64_t d0_mem:1; +		uint64_t pkt_pop1:1; +		uint64_t pkt_pop0:1; +		uint64_t reserved_48_49:2; +		uint64_t pkt_pof:1; +		uint64_t pkt_pfm:1; +		uint64_t pkt_imem:1; +		uint64_t pcsr_sl:1; +		uint64_t pcsr_id:1; +		uint64_t pcsr_cnt:1; +		uint64_t pcsr_im:1; +		uint64_t pcsr_int:1; +		uint64_t pkt_pif:1; +		uint64_t pcr_gim:1; +		uint64_t reserved_60_62:3; +		uint64_t pkt_rdf:1; +#endif  	} cn52xx;  	struct cvmx_npei_bist_status_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_46_63:18;  		uint64_t d0_mem0:1;  		uint64_t d1_mem1:1; @@ -313,9 +435,59 @@ union cvmx_npei_bist_status {  		uint64_t dr3_mem:1;  		uint64_t msi:1;  		uint64_t ncb_cmd:1; +#else +		uint64_t ncb_cmd:1; +		uint64_t msi:1; +		uint64_t dr3_mem:1; +		uint64_t dif3:1; +		uint64_t dif2:1; +		uint64_t dif1:1; +		uint64_t dif0:1; +		uint64_t csm1:1; +		uint64_t csm0:1; +		uint64_t p2n1_p1:1; +		uint64_t p2n1_p0:1; +		uint64_t p2n1_n:1; +		uint64_t p2n1_c1:1; +		uint64_t p2n1_c0:1; +		uint64_t p2n0_p1:1; +		uint64_t p2n0_p0:1; +		uint64_t p2n0_n:1; +		uint64_t p2n0_c1:1; +		uint64_t p2n0_c0:1; +		uint64_t p2n0_co:1; +		uint64_t p2n0_no:1; +		uint64_t p2n0_po:1; +		uint64_t p2n1_co:1; +		uint64_t p2n1_no:1; +		uint64_t p2n1_po:1; +		uint64_t cpl_p1:1; +		uint64_t cpl_p0:1; +		uint64_t n2p1_o:1; +		uint64_t n2p1_c:1; +		uint64_t n2p0_o:1; +		uint64_t n2p0_c:1; +		uint64_t dr2_mem:1; +		uint64_t d3_pst:1; +		uint64_t d2_pst:1; +		uint64_t d1_pst:1; +		uint64_t d0_pst:1; +		uint64_t dr1_mem:1; +		uint64_t d3_mem:1; +		uint64_t d2_mem:1; +		uint64_t d1_mem:1; +		uint64_t d0_mem:1; +		uint64_t dr0_mem:1; +		uint64_t d3_mem3:1; +		uint64_t d2_mem2:1; +		uint64_t d1_mem1:1; +		uint64_t d0_mem0:1; +		uint64_t reserved_46_63:18; +#endif  	} cn52xxp1;  	struct cvmx_npei_bist_status_cn52xx cn56xx;  	struct cvmx_npei_bist_status_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_58_63:6;  		uint64_t pcsr_int:1;  		uint64_t pcsr_im:1; @@ -375,12 +547,74 @@ union cvmx_npei_bist_status {  		uint64_t dif4:1;  		uint64_t msi:1;  		uint64_t ncb_cmd:1; +#else +		uint64_t ncb_cmd:1; +		uint64_t msi:1; +		uint64_t dif4:1; +		uint64_t dif3:1; +		uint64_t dif2:1; +		uint64_t dif1:1; +		uint64_t dif0:1; +		uint64_t csm1:1; +		uint64_t csm0:1; +		uint64_t p2n1_p1:1; +		uint64_t p2n1_p0:1; +		uint64_t p2n1_n:1; +		uint64_t p2n1_c1:1; +		uint64_t p2n1_c0:1; +		uint64_t p2n0_p1:1; +		uint64_t p2n0_p0:1; +		uint64_t p2n0_n:1; +		uint64_t p2n0_c1:1; +		uint64_t p2n0_c0:1; +		uint64_t p2n0_co:1; +		uint64_t p2n0_no:1; +		uint64_t p2n0_po:1; +		uint64_t p2n1_co:1; +		uint64_t p2n1_no:1; +		uint64_t p2n1_po:1; +		uint64_t cpl_p1:1; +		uint64_t cpl_p0:1; +		uint64_t n2p1_o:1; +		uint64_t n2p1_c:1; +		uint64_t n2p0_o:1; +		uint64_t n2p0_c:1; +		uint64_t d4_pst:1; +		uint64_t d3_pst:1; +		uint64_t d2_pst:1; +		uint64_t d1_pst:1; +		uint64_t d0_pst:1; +		uint64_t d4_mem:1; +		uint64_t d3_mem:1; +		uint64_t d2_mem:1; +		uint64_t d1_mem:1; +		uint64_t d0_mem:1; +		uint64_t pkt_s1:1; +		uint64_t pkt_s0:1; +		uint64_t pkt_i1:1; +		uint64_t pkt_i0:1; +		uint64_t pkt_out:1; +		uint64_t pkt_oif:1; +		uint64_t pkt_odf:1; +		uint64_t pkt_slm:1; +		uint64_t pkt_ind:1; +		uint64_t pkt_cntm:1; +		uint64_t pkt_imem:1; +		uint64_t pkt_pout:1; +		uint64_t pcsr_sl:1; +		uint64_t pcsr_id:1; +		uint64_t pcsr_cnt:1; +		uint64_t pcsr_im:1; +		uint64_t pcsr_int:1; +		uint64_t reserved_58_63:6; +#endif  	} cn56xxp1;  };  union cvmx_npei_bist_status2 {  	uint64_t u64;  	struct cvmx_npei_bist_status2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_14_63:50;  		uint64_t prd_tag:1;  		uint64_t prd_st0:1; @@ -396,6 +630,23 @@ union cvmx_npei_bist_status2 {  		uint64_t pkt_gd:1;  		uint64_t pkt_gl:1;  		uint64_t pkt_blk:1; +#else +		uint64_t pkt_blk:1; +		uint64_t pkt_gl:1; +		uint64_t pkt_gd:1; +		uint64_t psc_p1:1; +		uint64_t psc_p0:1; +		uint64_t pkt_rd:1; +		uint64_t nwe_wr1:1; +		uint64_t nwe_wr0:1; +		uint64_t nwe_st:1; +		uint64_t nrd_st:1; +		uint64_t prd_err:1; +		uint64_t prd_st1:1; +		uint64_t prd_st0:1; +		uint64_t prd_tag:1; +		uint64_t reserved_14_63:50; +#endif  	} s;  	struct cvmx_npei_bist_status2_s cn52xx;  	struct cvmx_npei_bist_status2_s cn56xx; @@ -404,6 +655,7 @@ union cvmx_npei_bist_status2 {  union cvmx_npei_ctl_port0 {  	uint64_t u64;  	struct cvmx_npei_ctl_port0_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_21_63:43;  		uint64_t waitl_com:1;  		uint64_t intd:1; @@ -421,6 +673,25 @@ union cvmx_npei_ctl_port0 {  		uint64_t bar2_esx:2;  		uint64_t bar2_cax:1;  		uint64_t wait_com:1; +#else +		uint64_t wait_com:1; +		uint64_t bar2_cax:1; +		uint64_t bar2_esx:2; +		uint64_t bar2_enb:1; +		uint64_t ptlp_ro:1; +		uint64_t reserved_6_6:1; +		uint64_t ctlp_ro:1; +		uint64_t inta_map:2; +		uint64_t intb_map:2; +		uint64_t intc_map:2; +		uint64_t intd_map:2; +		uint64_t inta:1; +		uint64_t intb:1; +		uint64_t intc:1; +		uint64_t intd:1; +		uint64_t waitl_com:1; +		uint64_t reserved_21_63:43; +#endif  	} s;  	struct cvmx_npei_ctl_port0_s cn52xx;  	struct cvmx_npei_ctl_port0_s cn52xxp1; @@ -431,6 +702,7 @@ union cvmx_npei_ctl_port0 {  union cvmx_npei_ctl_port1 {  	uint64_t u64;  	struct cvmx_npei_ctl_port1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_21_63:43;  		uint64_t waitl_com:1;  		uint64_t intd:1; @@ -448,6 +720,25 @@ union cvmx_npei_ctl_port1 {  		uint64_t bar2_esx:2;  		uint64_t bar2_cax:1;  		uint64_t wait_com:1; +#else +		uint64_t wait_com:1; +		uint64_t bar2_cax:1; +		uint64_t bar2_esx:2; +		uint64_t bar2_enb:1; +		uint64_t ptlp_ro:1; +		uint64_t reserved_6_6:1; +		uint64_t ctlp_ro:1; +		uint64_t inta_map:2; +		uint64_t intb_map:2; +		uint64_t intc_map:2; +		uint64_t intd_map:2; +		uint64_t inta:1; +		uint64_t intb:1; +		uint64_t intc:1; +		uint64_t intd:1; +		uint64_t waitl_com:1; +		uint64_t reserved_21_63:43; +#endif  	} s;  	struct cvmx_npei_ctl_port1_s cn52xx;  	struct cvmx_npei_ctl_port1_s cn52xxp1; @@ -458,6 +749,7 @@ union cvmx_npei_ctl_port1 {  union cvmx_npei_ctl_status {  	uint64_t u64;  	struct cvmx_npei_ctl_status_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_44_63:20;  		uint64_t p1_ntags:6;  		uint64_t p0_ntags:6; @@ -468,9 +760,22 @@ union cvmx_npei_ctl_status {  		uint64_t pkt_bp:4;  		uint64_t host_mode:1;  		uint64_t chip_rev:8; +#else +		uint64_t chip_rev:8; +		uint64_t host_mode:1; +		uint64_t pkt_bp:4; +		uint64_t arb:1; +		uint64_t lnk_rst:1; +		uint64_t ring_en:1; +		uint64_t cfg_rtry:16; +		uint64_t p0_ntags:6; +		uint64_t p1_ntags:6; +		uint64_t reserved_44_63:20; +#endif  	} s;  	struct cvmx_npei_ctl_status_s cn52xx;  	struct cvmx_npei_ctl_status_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_44_63:20;  		uint64_t p1_ntags:6;  		uint64_t p0_ntags:6; @@ -481,21 +786,43 @@ union cvmx_npei_ctl_status {  		uint64_t reserved_9_12:4;  		uint64_t host_mode:1;  		uint64_t chip_rev:8; +#else +		uint64_t chip_rev:8; +		uint64_t host_mode:1; +		uint64_t reserved_9_12:4; +		uint64_t arb:1; +		uint64_t lnk_rst:1; +		uint64_t reserved_15_15:1; +		uint64_t cfg_rtry:16; +		uint64_t p0_ntags:6; +		uint64_t p1_ntags:6; +		uint64_t reserved_44_63:20; +#endif  	} cn52xxp1;  	struct cvmx_npei_ctl_status_s cn56xx;  	struct cvmx_npei_ctl_status_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_15_63:49;  		uint64_t lnk_rst:1;  		uint64_t arb:1;  		uint64_t pkt_bp:4;  		uint64_t host_mode:1;  		uint64_t chip_rev:8; +#else +		uint64_t chip_rev:8; +		uint64_t host_mode:1; +		uint64_t pkt_bp:4; +		uint64_t arb:1; +		uint64_t lnk_rst:1; +		uint64_t reserved_15_63:49; +#endif  	} cn56xxp1;  };  union cvmx_npei_ctl_status2 {  	uint64_t u64;  	struct cvmx_npei_ctl_status2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_16_63:48;  		uint64_t mps:1;  		uint64_t mrrs:3; @@ -507,6 +834,19 @@ union cvmx_npei_ctl_status2 {  		uint64_t c1_b0_d:1;  		uint64_t c0_wi_d:1;  		uint64_t c0_b0_d:1; +#else +		uint64_t c0_b0_d:1; +		uint64_t c0_wi_d:1; +		uint64_t c1_b0_d:1; +		uint64_t c1_wi_d:1; +		uint64_t c0_b1_s:3; +		uint64_t c1_b1_s:3; +		uint64_t c0_w_flt:1; +		uint64_t c1_w_flt:1; +		uint64_t mrrs:3; +		uint64_t mps:1; +		uint64_t reserved_16_63:48; +#endif  	} s;  	struct cvmx_npei_ctl_status2_s cn52xx;  	struct cvmx_npei_ctl_status2_s cn52xxp1; @@ -517,11 +857,19 @@ union cvmx_npei_ctl_status2 {  union cvmx_npei_data_out_cnt {  	uint64_t u64;  	struct cvmx_npei_data_out_cnt_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_44_63:20;  		uint64_t p1_ucnt:16;  		uint64_t p1_fcnt:6;  		uint64_t p0_ucnt:16;  		uint64_t p0_fcnt:6; +#else +		uint64_t p0_fcnt:6; +		uint64_t p0_ucnt:16; +		uint64_t p1_fcnt:6; +		uint64_t p1_ucnt:16; +		uint64_t reserved_44_63:20; +#endif  	} s;  	struct cvmx_npei_data_out_cnt_s cn52xx;  	struct cvmx_npei_data_out_cnt_s cn52xxp1; @@ -532,6 +880,7 @@ union cvmx_npei_data_out_cnt {  union cvmx_npei_dbg_data {  	uint64_t u64;  	struct cvmx_npei_dbg_data_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_28_63:36;  		uint64_t qlm0_rev_lanes:1;  		uint64_t reserved_25_26:2; @@ -539,8 +888,18 @@ union cvmx_npei_dbg_data {  		uint64_t c_mul:5;  		uint64_t dsel_ext:1;  		uint64_t data:17; +#else +		uint64_t data:17; +		uint64_t dsel_ext:1; +		uint64_t c_mul:5; +		uint64_t qlm1_spd:2; +		uint64_t reserved_25_26:2; +		uint64_t qlm0_rev_lanes:1; +		uint64_t reserved_28_63:36; +#endif  	} s;  	struct cvmx_npei_dbg_data_cn52xx { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_29_63:35;  		uint64_t qlm0_link_width:1;  		uint64_t qlm0_rev_lanes:1; @@ -549,9 +908,20 @@ union cvmx_npei_dbg_data {  		uint64_t c_mul:5;  		uint64_t dsel_ext:1;  		uint64_t data:17; +#else +		uint64_t data:17; +		uint64_t dsel_ext:1; +		uint64_t c_mul:5; +		uint64_t qlm1_spd:2; +		uint64_t qlm1_mode:2; +		uint64_t qlm0_rev_lanes:1; +		uint64_t qlm0_link_width:1; +		uint64_t reserved_29_63:35; +#endif  	} cn52xx;  	struct cvmx_npei_dbg_data_cn52xx cn52xxp1;  	struct cvmx_npei_dbg_data_cn56xx { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_29_63:35;  		uint64_t qlm2_rev_lanes:1;  		uint64_t qlm0_rev_lanes:1; @@ -560,6 +930,16 @@ union cvmx_npei_dbg_data {  		uint64_t c_mul:5;  		uint64_t dsel_ext:1;  		uint64_t data:17; +#else +		uint64_t data:17; +		uint64_t dsel_ext:1; +		uint64_t c_mul:5; +		uint64_t qlm1_spd:2; +		uint64_t qlm3_spd:2; +		uint64_t qlm0_rev_lanes:1; +		uint64_t qlm2_rev_lanes:1; +		uint64_t reserved_29_63:35; +#endif  	} cn56xx;  	struct cvmx_npei_dbg_data_cn56xx cn56xxp1;  }; @@ -567,8 +947,13 @@ union cvmx_npei_dbg_data {  union cvmx_npei_dbg_select {  	uint64_t u64;  	struct cvmx_npei_dbg_select_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_16_63:48;  		uint64_t dbg_sel:16; +#else +		uint64_t dbg_sel:16; +		uint64_t reserved_16_63:48; +#endif  	} s;  	struct cvmx_npei_dbg_select_s cn52xx;  	struct cvmx_npei_dbg_select_s cn52xxp1; @@ -579,9 +964,15 @@ union cvmx_npei_dbg_select {  union cvmx_npei_dmax_counts {  	uint64_t u64;  	struct cvmx_npei_dmax_counts_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_39_63:25;  		uint64_t fcnt:7;  		uint64_t dbell:32; +#else +		uint64_t dbell:32; +		uint64_t fcnt:7; +		uint64_t reserved_39_63:25; +#endif  	} s;  	struct cvmx_npei_dmax_counts_s cn52xx;  	struct cvmx_npei_dmax_counts_s cn52xxp1; @@ -592,8 +983,13 @@ union cvmx_npei_dmax_counts {  union cvmx_npei_dmax_dbell {  	uint32_t u32;  	struct cvmx_npei_dmax_dbell_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint32_t reserved_16_31:16;  		uint32_t dbell:16; +#else +		uint32_t dbell:16; +		uint32_t reserved_16_31:16; +#endif  	} s;  	struct cvmx_npei_dmax_dbell_s cn52xx;  	struct cvmx_npei_dmax_dbell_s cn52xxp1; @@ -604,16 +1000,29 @@ union cvmx_npei_dmax_dbell {  union cvmx_npei_dmax_ibuff_saddr {  	uint64_t u64;  	struct cvmx_npei_dmax_ibuff_saddr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_37_63:27;  		uint64_t idle:1;  		uint64_t saddr:29;  		uint64_t reserved_0_6:7; +#else +		uint64_t reserved_0_6:7; +		uint64_t saddr:29; +		uint64_t idle:1; +		uint64_t reserved_37_63:27; +#endif  	} s;  	struct cvmx_npei_dmax_ibuff_saddr_s cn52xx;  	struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_36_63:28;  		uint64_t saddr:29;  		uint64_t reserved_0_6:7; +#else +		uint64_t reserved_0_6:7; +		uint64_t saddr:29; +		uint64_t reserved_36_63:28; +#endif  	} cn52xxp1;  	struct cvmx_npei_dmax_ibuff_saddr_s cn56xx;  	struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 cn56xxp1; @@ -622,8 +1031,13 @@ union cvmx_npei_dmax_ibuff_saddr {  union cvmx_npei_dmax_naddr {  	uint64_t u64;  	struct cvmx_npei_dmax_naddr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_36_63:28;  		uint64_t addr:36; +#else +		uint64_t addr:36; +		uint64_t reserved_36_63:28; +#endif  	} s;  	struct cvmx_npei_dmax_naddr_s cn52xx;  	struct cvmx_npei_dmax_naddr_s cn52xxp1; @@ -634,8 +1048,13 @@ union cvmx_npei_dmax_naddr {  union cvmx_npei_dma0_int_level {  	uint64_t u64;  	struct cvmx_npei_dma0_int_level_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t time:32;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t time:32; +#endif  	} s;  	struct cvmx_npei_dma0_int_level_s cn52xx;  	struct cvmx_npei_dma0_int_level_s cn52xxp1; @@ -646,8 +1065,13 @@ union cvmx_npei_dma0_int_level {  union cvmx_npei_dma1_int_level {  	uint64_t u64;  	struct cvmx_npei_dma1_int_level_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t time:32;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t time:32; +#endif  	} s;  	struct cvmx_npei_dma1_int_level_s cn52xx;  	struct cvmx_npei_dma1_int_level_s cn52xxp1; @@ -658,8 +1082,13 @@ union cvmx_npei_dma1_int_level {  union cvmx_npei_dma_cnts {  	uint64_t u64;  	struct cvmx_npei_dma_cnts_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t dma1:32;  		uint64_t dma0:32; +#else +		uint64_t dma0:32; +		uint64_t dma1:32; +#endif  	} s;  	struct cvmx_npei_dma_cnts_s cn52xx;  	struct cvmx_npei_dma_cnts_s cn52xxp1; @@ -670,6 +1099,7 @@ union cvmx_npei_dma_cnts {  union cvmx_npei_dma_control {  	uint64_t u64;  	struct cvmx_npei_dma_control_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_40_63:24;  		uint64_t p_32b_m:1;  		uint64_t dma4_enb:1; @@ -687,9 +1117,29 @@ union cvmx_npei_dma_control {  		uint64_t o_es:2;  		uint64_t o_mode:1;  		uint64_t csize:14; +#else +		uint64_t csize:14; +		uint64_t o_mode:1; +		uint64_t o_es:2; +		uint64_t o_ns:1; +		uint64_t o_ro:1; +		uint64_t o_add1:1; +		uint64_t fpa_que:3; +		uint64_t dwb_ichk:9; +		uint64_t dwb_denb:1; +		uint64_t b0_lend:1; +		uint64_t dma0_enb:1; +		uint64_t dma1_enb:1; +		uint64_t dma2_enb:1; +		uint64_t dma3_enb:1; +		uint64_t dma4_enb:1; +		uint64_t p_32b_m:1; +		uint64_t reserved_40_63:24; +#endif  	} s;  	struct cvmx_npei_dma_control_s cn52xx;  	struct cvmx_npei_dma_control_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_38_63:26;  		uint64_t dma3_enb:1;  		uint64_t dma2_enb:1; @@ -705,9 +1155,27 @@ union cvmx_npei_dma_control {  		uint64_t o_es:2;  		uint64_t o_mode:1;  		uint64_t csize:14; +#else +		uint64_t csize:14; +		uint64_t o_mode:1; +		uint64_t o_es:2; +		uint64_t o_ns:1; +		uint64_t o_ro:1; +		uint64_t o_add1:1; +		uint64_t fpa_que:3; +		uint64_t dwb_ichk:9; +		uint64_t dwb_denb:1; +		uint64_t b0_lend:1; +		uint64_t dma0_enb:1; +		uint64_t dma1_enb:1; +		uint64_t dma2_enb:1; +		uint64_t dma3_enb:1; +		uint64_t reserved_38_63:26; +#endif  	} cn52xxp1;  	struct cvmx_npei_dma_control_s cn56xx;  	struct cvmx_npei_dma_control_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_39_63:25;  		uint64_t dma4_enb:1;  		uint64_t dma3_enb:1; @@ -724,12 +1192,31 @@ union cvmx_npei_dma_control {  		uint64_t o_es:2;  		uint64_t o_mode:1;  		uint64_t csize:14; +#else +		uint64_t csize:14; +		uint64_t o_mode:1; +		uint64_t o_es:2; +		uint64_t o_ns:1; +		uint64_t o_ro:1; +		uint64_t o_add1:1; +		uint64_t fpa_que:3; +		uint64_t dwb_ichk:9; +		uint64_t dwb_denb:1; +		uint64_t b0_lend:1; +		uint64_t dma0_enb:1; +		uint64_t dma1_enb:1; +		uint64_t dma2_enb:1; +		uint64_t dma3_enb:1; +		uint64_t dma4_enb:1; +		uint64_t reserved_39_63:25; +#endif  	} cn56xxp1;  };  union cvmx_npei_dma_pcie_req_num {  	uint64_t u64;  	struct cvmx_npei_dma_pcie_req_num_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t dma_arb:1;  		uint64_t reserved_53_62:10;  		uint64_t pkt_cnt:5; @@ -745,6 +1232,23 @@ union cvmx_npei_dma_pcie_req_num {  		uint64_t dma0_cnt:5;  		uint64_t reserved_5_7:3;  		uint64_t dma_cnt:5; +#else +		uint64_t dma_cnt:5; +		uint64_t reserved_5_7:3; +		uint64_t dma0_cnt:5; +		uint64_t reserved_13_15:3; +		uint64_t dma1_cnt:5; +		uint64_t reserved_21_23:3; +		uint64_t dma2_cnt:5; +		uint64_t reserved_29_31:3; +		uint64_t dma3_cnt:5; +		uint64_t reserved_37_39:3; +		uint64_t dma4_cnt:5; +		uint64_t reserved_45_47:3; +		uint64_t pkt_cnt:5; +		uint64_t reserved_53_62:10; +		uint64_t dma_arb:1; +#endif  	} s;  	struct cvmx_npei_dma_pcie_req_num_s cn52xx;  	struct cvmx_npei_dma_pcie_req_num_s cn56xx; @@ -753,12 +1257,21 @@ union cvmx_npei_dma_pcie_req_num {  union cvmx_npei_dma_state1 {  	uint64_t u64;  	struct cvmx_npei_dma_state1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_40_63:24;  		uint64_t d4_dwe:8;  		uint64_t d3_dwe:8;  		uint64_t d2_dwe:8;  		uint64_t d1_dwe:8;  		uint64_t d0_dwe:8; +#else +		uint64_t d0_dwe:8; +		uint64_t d1_dwe:8; +		uint64_t d2_dwe:8; +		uint64_t d3_dwe:8; +		uint64_t d4_dwe:8; +		uint64_t reserved_40_63:24; +#endif  	} s;  	struct cvmx_npei_dma_state1_s cn52xx;  }; @@ -766,6 +1279,7 @@ union cvmx_npei_dma_state1 {  union cvmx_npei_dma_state1_p1 {  	uint64_t u64;  	struct cvmx_npei_dma_state1_p1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_60_63:4;  		uint64_t d0_difst:7;  		uint64_t d1_difst:7; @@ -777,8 +1291,22 @@ union cvmx_npei_dma_state1_p1 {  		uint64_t d2_reqst:5;  		uint64_t d3_reqst:5;  		uint64_t d4_reqst:5; +#else +		uint64_t d4_reqst:5; +		uint64_t d3_reqst:5; +		uint64_t d2_reqst:5; +		uint64_t d1_reqst:5; +		uint64_t d0_reqst:5; +		uint64_t d4_difst:7; +		uint64_t d3_difst:7; +		uint64_t d2_difst:7; +		uint64_t d1_difst:7; +		uint64_t d0_difst:7; +		uint64_t reserved_60_63:4; +#endif  	} s;  	struct cvmx_npei_dma_state1_p1_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_60_63:4;  		uint64_t d0_difst:7;  		uint64_t d1_difst:7; @@ -790,6 +1318,19 @@ union cvmx_npei_dma_state1_p1 {  		uint64_t d2_reqst:5;  		uint64_t d3_reqst:5;  		uint64_t reserved_0_4:5; +#else +		uint64_t reserved_0_4:5; +		uint64_t d3_reqst:5; +		uint64_t d2_reqst:5; +		uint64_t d1_reqst:5; +		uint64_t d0_reqst:5; +		uint64_t reserved_25_31:7; +		uint64_t d3_difst:7; +		uint64_t d2_difst:7; +		uint64_t d1_difst:7; +		uint64_t d0_difst:7; +		uint64_t reserved_60_63:4; +#endif  	} cn52xxp1;  	struct cvmx_npei_dma_state1_p1_s cn56xxp1;  }; @@ -797,12 +1338,21 @@ union cvmx_npei_dma_state1_p1 {  union cvmx_npei_dma_state2 {  	uint64_t u64;  	struct cvmx_npei_dma_state2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_28_63:36;  		uint64_t ndwe:4;  		uint64_t reserved_21_23:3;  		uint64_t ndre:5;  		uint64_t reserved_10_15:6;  		uint64_t prd:10; +#else +		uint64_t prd:10; +		uint64_t reserved_10_15:6; +		uint64_t ndre:5; +		uint64_t reserved_21_23:3; +		uint64_t ndwe:4; +		uint64_t reserved_28_63:36; +#endif  	} s;  	struct cvmx_npei_dma_state2_s cn52xx;  }; @@ -810,20 +1360,38 @@ union cvmx_npei_dma_state2 {  union cvmx_npei_dma_state2_p1 {  	uint64_t u64;  	struct cvmx_npei_dma_state2_p1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_45_63:19;  		uint64_t d0_dffst:9;  		uint64_t d1_dffst:9;  		uint64_t d2_dffst:9;  		uint64_t d3_dffst:9;  		uint64_t d4_dffst:9; +#else +		uint64_t d4_dffst:9; +		uint64_t d3_dffst:9; +		uint64_t d2_dffst:9; +		uint64_t d1_dffst:9; +		uint64_t d0_dffst:9; +		uint64_t reserved_45_63:19; +#endif  	} s;  	struct cvmx_npei_dma_state2_p1_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_45_63:19;  		uint64_t d0_dffst:9;  		uint64_t d1_dffst:9;  		uint64_t d2_dffst:9;  		uint64_t d3_dffst:9;  		uint64_t reserved_0_8:9; +#else +		uint64_t reserved_0_8:9; +		uint64_t d3_dffst:9; +		uint64_t d2_dffst:9; +		uint64_t d1_dffst:9; +		uint64_t d0_dffst:9; +		uint64_t reserved_45_63:19; +#endif  	} cn52xxp1;  	struct cvmx_npei_dma_state2_p1_s cn56xxp1;  }; @@ -831,11 +1399,19 @@ union cvmx_npei_dma_state2_p1 {  union cvmx_npei_dma_state3_p1 {  	uint64_t u64;  	struct cvmx_npei_dma_state3_p1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_60_63:4;  		uint64_t d0_drest:15;  		uint64_t d1_drest:15;  		uint64_t d2_drest:15;  		uint64_t d3_drest:15; +#else +		uint64_t d3_drest:15; +		uint64_t d2_drest:15; +		uint64_t d1_drest:15; +		uint64_t d0_drest:15; +		uint64_t reserved_60_63:4; +#endif  	} s;  	struct cvmx_npei_dma_state3_p1_s cn52xxp1;  	struct cvmx_npei_dma_state3_p1_s cn56xxp1; @@ -844,11 +1420,19 @@ union cvmx_npei_dma_state3_p1 {  union cvmx_npei_dma_state4_p1 {  	uint64_t u64;  	struct cvmx_npei_dma_state4_p1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_52_63:12;  		uint64_t d0_dwest:13;  		uint64_t d1_dwest:13;  		uint64_t d2_dwest:13;  		uint64_t d3_dwest:13; +#else +		uint64_t d3_dwest:13; +		uint64_t d2_dwest:13; +		uint64_t d1_dwest:13; +		uint64_t d0_dwest:13; +		uint64_t reserved_52_63:12; +#endif  	} s;  	struct cvmx_npei_dma_state4_p1_s cn52xxp1;  	struct cvmx_npei_dma_state4_p1_s cn56xxp1; @@ -857,9 +1441,15 @@ union cvmx_npei_dma_state4_p1 {  union cvmx_npei_dma_state5_p1 {  	uint64_t u64;  	struct cvmx_npei_dma_state5_p1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_28_63:36;  		uint64_t d4_drest:15;  		uint64_t d4_dwest:13; +#else +		uint64_t d4_dwest:13; +		uint64_t d4_drest:15; +		uint64_t reserved_28_63:36; +#endif  	} s;  	struct cvmx_npei_dma_state5_p1_s cn56xxp1;  }; @@ -867,6 +1457,7 @@ union cvmx_npei_dma_state5_p1 {  union cvmx_npei_int_a_enb {  	uint64_t u64;  	struct cvmx_npei_int_a_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_10_63:54;  		uint64_t pout_err:1;  		uint64_t pin_bp:1; @@ -878,12 +1469,31 @@ union cvmx_npei_int_a_enb {  		uint64_t pins_err:1;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t pins_err:1; +		uint64_t pop_err:1; +		uint64_t pdi_err:1; +		uint64_t pgl_err:1; +		uint64_t p0_rdlk:1; +		uint64_t p1_rdlk:1; +		uint64_t pin_bp:1; +		uint64_t pout_err:1; +		uint64_t reserved_10_63:54; +#endif  	} s;  	struct cvmx_npei_int_a_enb_s cn52xx;  	struct cvmx_npei_int_a_enb_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_2_63:62;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t reserved_2_63:62; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_a_enb_s cn56xx;  }; @@ -891,6 +1501,7 @@ union cvmx_npei_int_a_enb {  union cvmx_npei_int_a_enb2 {  	uint64_t u64;  	struct cvmx_npei_int_a_enb2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_10_63:54;  		uint64_t pout_err:1;  		uint64_t pin_bp:1; @@ -902,12 +1513,31 @@ union cvmx_npei_int_a_enb2 {  		uint64_t pins_err:1;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t pins_err:1; +		uint64_t pop_err:1; +		uint64_t pdi_err:1; +		uint64_t pgl_err:1; +		uint64_t p0_rdlk:1; +		uint64_t p1_rdlk:1; +		uint64_t pin_bp:1; +		uint64_t pout_err:1; +		uint64_t reserved_10_63:54; +#endif  	} s;  	struct cvmx_npei_int_a_enb2_s cn52xx;  	struct cvmx_npei_int_a_enb2_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_2_63:62;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t reserved_2_63:62; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_a_enb2_s cn56xx;  }; @@ -915,6 +1545,7 @@ union cvmx_npei_int_a_enb2 {  union cvmx_npei_int_a_sum {  	uint64_t u64;  	struct cvmx_npei_int_a_sum_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_10_63:54;  		uint64_t pout_err:1;  		uint64_t pin_bp:1; @@ -926,12 +1557,31 @@ union cvmx_npei_int_a_sum {  		uint64_t pins_err:1;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t pins_err:1; +		uint64_t pop_err:1; +		uint64_t pdi_err:1; +		uint64_t pgl_err:1; +		uint64_t p0_rdlk:1; +		uint64_t p1_rdlk:1; +		uint64_t pin_bp:1; +		uint64_t pout_err:1; +		uint64_t reserved_10_63:54; +#endif  	} s;  	struct cvmx_npei_int_a_sum_s cn52xx;  	struct cvmx_npei_int_a_sum_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_2_63:62;  		uint64_t dma1_cpl:1;  		uint64_t dma0_cpl:1; +#else +		uint64_t dma0_cpl:1; +		uint64_t dma1_cpl:1; +		uint64_t reserved_2_63:62; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_a_sum_s cn56xx;  }; @@ -939,6 +1589,7 @@ union cvmx_npei_int_a_sum {  union cvmx_npei_int_enb {  	uint64_t u64;  	struct cvmx_npei_int_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_62_62:1;  		uint64_t int_a:1; @@ -1003,9 +1654,76 @@ union cvmx_npei_int_enb {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_62:1; +		uint64_t mio_inta:1; +#endif  	} s;  	struct cvmx_npei_int_enb_s cn52xx;  	struct cvmx_npei_int_enb_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_62_62:1;  		uint64_t int_a:1; @@ -1070,9 +1788,76 @@ union cvmx_npei_int_enb {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t reserved_8_8:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_62:1; +		uint64_t mio_inta:1; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_enb_s cn56xx;  	struct cvmx_npei_int_enb_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_61_62:2;  		uint64_t c1_ldwn:1; @@ -1136,12 +1921,78 @@ union cvmx_npei_int_enb {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t reserved_20_20:1; +		uint64_t c0_se:1; +		uint64_t reserved_22_22:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t reserved_27_27:1; +		uint64_t c1_se:1; +		uint64_t reserved_29_29:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t reserved_61_62:2; +		uint64_t mio_inta:1; +#endif  	} cn56xxp1;  };  union cvmx_npei_int_enb2 {  	uint64_t u64;  	struct cvmx_npei_int_enb2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_62_63:2;  		uint64_t int_a:1;  		uint64_t c1_ldwn:1; @@ -1205,9 +2056,75 @@ union cvmx_npei_int_enb2 {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_63:2; +#endif  	} s;  	struct cvmx_npei_int_enb2_s cn52xx;  	struct cvmx_npei_int_enb2_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_62_63:2;  		uint64_t int_a:1;  		uint64_t c1_ldwn:1; @@ -1271,9 +2188,75 @@ union cvmx_npei_int_enb2 {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t reserved_8_8:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_63:2; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_enb2_s cn56xx;  	struct cvmx_npei_int_enb2_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_61_63:3;  		uint64_t c1_ldwn:1;  		uint64_t c0_ldwn:1; @@ -1336,15 +2319,85 @@ union cvmx_npei_int_enb2 {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t reserved_20_20:1; +		uint64_t c0_se:1; +		uint64_t reserved_22_22:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t reserved_27_27:1; +		uint64_t c1_se:1; +		uint64_t reserved_29_29:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t reserved_61_63:3; +#endif  	} cn56xxp1;  };  union cvmx_npei_int_info {  	uint64_t u64;  	struct cvmx_npei_int_info_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_12_63:52;  		uint64_t pidbof:6;  		uint64_t psldbof:6; +#else +		uint64_t psldbof:6; +		uint64_t pidbof:6; +		uint64_t reserved_12_63:52; +#endif  	} s;  	struct cvmx_npei_int_info_s cn52xx;  	struct cvmx_npei_int_info_s cn56xx; @@ -1354,6 +2407,7 @@ union cvmx_npei_int_info {  union cvmx_npei_int_sum {  	uint64_t u64;  	struct cvmx_npei_int_sum_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_62_62:1;  		uint64_t int_a:1; @@ -1418,9 +2472,76 @@ union cvmx_npei_int_sum {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t psldbof:1; +		uint64_t pidbof:1; +		uint64_t pcnt:1; +		uint64_t ptime:1; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_62:1; +		uint64_t mio_inta:1; +#endif  	} s;  	struct cvmx_npei_int_sum_s cn52xx;  	struct cvmx_npei_int_sum_cn52xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_62_62:1;  		uint64_t int_a:1; @@ -1482,9 +2603,73 @@ union cvmx_npei_int_sum {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t reserved_8_8:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t reserved_15_18:4; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_62:1; +		uint64_t mio_inta:1; +#endif  	} cn52xxp1;  	struct cvmx_npei_int_sum_s cn56xx;  	struct cvmx_npei_int_sum_cn56xxp1 { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_61_62:2;  		uint64_t c1_ldwn:1; @@ -1545,12 +2730,75 @@ union cvmx_npei_int_sum {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t dma4dbo:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t reserved_15_18:4; +		uint64_t c0_aeri:1; +		uint64_t reserved_20_20:1; +		uint64_t c0_se:1; +		uint64_t reserved_22_22:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t reserved_27_27:1; +		uint64_t c1_se:1; +		uint64_t reserved_29_29:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t reserved_61_62:2; +		uint64_t mio_inta:1; +#endif  	} cn56xxp1;  };  union cvmx_npei_int_sum2 {  	uint64_t u64;  	struct cvmx_npei_int_sum2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t mio_inta:1;  		uint64_t reserved_62_62:1;  		uint64_t int_a:1; @@ -1612,6 +2860,69 @@ union cvmx_npei_int_sum2 {  		uint64_t bar0_to:1;  		uint64_t rml_wto:1;  		uint64_t rml_rto:1; +#else +		uint64_t rml_rto:1; +		uint64_t rml_wto:1; +		uint64_t bar0_to:1; +		uint64_t iob2big:1; +		uint64_t dma0dbo:1; +		uint64_t dma1dbo:1; +		uint64_t dma2dbo:1; +		uint64_t dma3dbo:1; +		uint64_t reserved_8_8:1; +		uint64_t dma0fi:1; +		uint64_t dma1fi:1; +		uint64_t dcnt0:1; +		uint64_t dcnt1:1; +		uint64_t dtime0:1; +		uint64_t dtime1:1; +		uint64_t reserved_15_18:4; +		uint64_t c0_aeri:1; +		uint64_t crs0_er:1; +		uint64_t c0_se:1; +		uint64_t crs0_dr:1; +		uint64_t c0_wake:1; +		uint64_t c0_pmei:1; +		uint64_t c0_hpint:1; +		uint64_t c1_aeri:1; +		uint64_t crs1_er:1; +		uint64_t c1_se:1; +		uint64_t crs1_dr:1; +		uint64_t c1_wake:1; +		uint64_t c1_pmei:1; +		uint64_t c1_hpint:1; +		uint64_t c0_up_b0:1; +		uint64_t c0_up_b1:1; +		uint64_t c0_up_b2:1; +		uint64_t c0_up_wi:1; +		uint64_t c0_up_bx:1; +		uint64_t c0_un_b0:1; +		uint64_t c0_un_b1:1; +		uint64_t c0_un_b2:1; +		uint64_t c0_un_wi:1; +		uint64_t c0_un_bx:1; +		uint64_t c1_up_b0:1; +		uint64_t c1_up_b1:1; +		uint64_t c1_up_b2:1; +		uint64_t c1_up_wi:1; +		uint64_t c1_up_bx:1; +		uint64_t c1_un_b0:1; +		uint64_t c1_un_b1:1; +		uint64_t c1_un_b2:1; +		uint64_t c1_un_wi:1; +		uint64_t c1_un_bx:1; +		uint64_t c0_un_wf:1; +		uint64_t c1_un_wf:1; +		uint64_t c0_up_wf:1; +		uint64_t c1_up_wf:1; +		uint64_t c0_exc:1; +		uint64_t c1_exc:1; +		uint64_t c0_ldwn:1; +		uint64_t c1_ldwn:1; +		uint64_t int_a:1; +		uint64_t reserved_62_62:1; +		uint64_t mio_inta:1; +#endif  	} s;  	struct cvmx_npei_int_sum2_s cn52xx;  	struct cvmx_npei_int_sum2_s cn52xxp1; @@ -1621,7 +2932,11 @@ union cvmx_npei_int_sum2 {  union cvmx_npei_last_win_rdata0 {  	uint64_t u64;  	struct cvmx_npei_last_win_rdata0_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t data:64; +#else +		uint64_t data:64; +#endif  	} s;  	struct cvmx_npei_last_win_rdata0_s cn52xx;  	struct cvmx_npei_last_win_rdata0_s cn52xxp1; @@ -1632,7 +2947,11 @@ union cvmx_npei_last_win_rdata0 {  union cvmx_npei_last_win_rdata1 {  	uint64_t u64;  	struct cvmx_npei_last_win_rdata1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t data:64; +#else  		uint64_t data:64; +#endif  	} s;  	struct cvmx_npei_last_win_rdata1_s cn52xx;  	struct cvmx_npei_last_win_rdata1_s cn52xxp1; @@ -1643,9 +2962,15 @@ union cvmx_npei_last_win_rdata1 {  union cvmx_npei_mem_access_ctl {  	uint64_t u64;  	struct cvmx_npei_mem_access_ctl_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_14_63:50;  		uint64_t max_word:4;  		uint64_t timer:10; +#else +		uint64_t timer:10; +		uint64_t max_word:4; +		uint64_t reserved_14_63:50; +#endif  	} s;  	struct cvmx_npei_mem_access_ctl_s cn52xx;  	struct cvmx_npei_mem_access_ctl_s cn52xxp1; @@ -1656,6 +2981,7 @@ union cvmx_npei_mem_access_ctl {  union cvmx_npei_mem_access_subidx {  	uint64_t u64;  	struct cvmx_npei_mem_access_subidx_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_42_63:22;  		uint64_t zero:1;  		uint64_t port:2; @@ -1667,6 +2993,19 @@ union cvmx_npei_mem_access_subidx {  		uint64_t ror:1;  		uint64_t row:1;  		uint64_t ba:30; +#else +		uint64_t ba:30; +		uint64_t row:1; +		uint64_t ror:1; +		uint64_t nsw:1; +		uint64_t nsr:1; +		uint64_t esw:2; +		uint64_t esr:2; +		uint64_t nmerge:1; +		uint64_t port:2; +		uint64_t zero:1; +		uint64_t reserved_42_63:22; +#endif  	} s;  	struct cvmx_npei_mem_access_subidx_s cn52xx;  	struct cvmx_npei_mem_access_subidx_s cn52xxp1; @@ -1677,7 +3016,11 @@ union cvmx_npei_mem_access_subidx {  union cvmx_npei_msi_enb0 {  	uint64_t u64;  	struct cvmx_npei_msi_enb0_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t enb:64; +#else +		uint64_t enb:64; +#endif  	} s;  	struct cvmx_npei_msi_enb0_s cn52xx;  	struct cvmx_npei_msi_enb0_s cn52xxp1; @@ -1688,7 +3031,11 @@ union cvmx_npei_msi_enb0 {  union cvmx_npei_msi_enb1 {  	uint64_t u64;  	struct cvmx_npei_msi_enb1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t enb:64; +#else  		uint64_t enb:64; +#endif  	} s;  	struct cvmx_npei_msi_enb1_s cn52xx;  	struct cvmx_npei_msi_enb1_s cn52xxp1; @@ -1699,7 +3046,11 @@ union cvmx_npei_msi_enb1 {  union cvmx_npei_msi_enb2 {  	uint64_t u64;  	struct cvmx_npei_msi_enb2_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t enb:64; +#else  		uint64_t enb:64; +#endif  	} s;  	struct cvmx_npei_msi_enb2_s cn52xx;  	struct cvmx_npei_msi_enb2_s cn52xxp1; @@ -1710,7 +3061,11 @@ union cvmx_npei_msi_enb2 {  union cvmx_npei_msi_enb3 {  	uint64_t u64;  	struct cvmx_npei_msi_enb3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t enb:64; +#else +		uint64_t enb:64; +#endif  	} s;  	struct cvmx_npei_msi_enb3_s cn52xx;  	struct cvmx_npei_msi_enb3_s cn52xxp1; @@ -1721,7 +3076,11 @@ union cvmx_npei_msi_enb3 {  union cvmx_npei_msi_rcv0 {  	uint64_t u64;  	struct cvmx_npei_msi_rcv0_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t intr:64; +#else +		uint64_t intr:64; +#endif  	} s;  	struct cvmx_npei_msi_rcv0_s cn52xx;  	struct cvmx_npei_msi_rcv0_s cn52xxp1; @@ -1732,7 +3091,11 @@ union cvmx_npei_msi_rcv0 {  union cvmx_npei_msi_rcv1 {  	uint64_t u64;  	struct cvmx_npei_msi_rcv1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t intr:64; +#else  		uint64_t intr:64; +#endif  	} s;  	struct cvmx_npei_msi_rcv1_s cn52xx;  	struct cvmx_npei_msi_rcv1_s cn52xxp1; @@ -1743,7 +3106,11 @@ union cvmx_npei_msi_rcv1 {  union cvmx_npei_msi_rcv2 {  	uint64_t u64;  	struct cvmx_npei_msi_rcv2_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t intr:64; +#else  		uint64_t intr:64; +#endif  	} s;  	struct cvmx_npei_msi_rcv2_s cn52xx;  	struct cvmx_npei_msi_rcv2_s cn52xxp1; @@ -1754,7 +3121,11 @@ union cvmx_npei_msi_rcv2 {  union cvmx_npei_msi_rcv3 {  	uint64_t u64;  	struct cvmx_npei_msi_rcv3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t intr:64; +#else +		uint64_t intr:64; +#endif  	} s;  	struct cvmx_npei_msi_rcv3_s cn52xx;  	struct cvmx_npei_msi_rcv3_s cn52xxp1; @@ -1765,9 +3136,15 @@ union cvmx_npei_msi_rcv3 {  union cvmx_npei_msi_rd_map {  	uint64_t u64;  	struct cvmx_npei_msi_rd_map_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_16_63:48;  		uint64_t rd_int:8;  		uint64_t msi_int:8; +#else +		uint64_t msi_int:8; +		uint64_t rd_int:8; +		uint64_t reserved_16_63:48; +#endif  	} s;  	struct cvmx_npei_msi_rd_map_s cn52xx;  	struct cvmx_npei_msi_rd_map_s cn52xxp1; @@ -1778,7 +3155,11 @@ union cvmx_npei_msi_rd_map {  union cvmx_npei_msi_w1c_enb0 {  	uint64_t u64;  	struct cvmx_npei_msi_w1c_enb0_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t clr:64; +#else +		uint64_t clr:64; +#endif  	} s;  	struct cvmx_npei_msi_w1c_enb0_s cn52xx;  	struct cvmx_npei_msi_w1c_enb0_s cn56xx; @@ -1787,7 +3168,11 @@ union cvmx_npei_msi_w1c_enb0 {  union cvmx_npei_msi_w1c_enb1 {  	uint64_t u64;  	struct cvmx_npei_msi_w1c_enb1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t clr:64; +#else  		uint64_t clr:64; +#endif  	} s;  	struct cvmx_npei_msi_w1c_enb1_s cn52xx;  	struct cvmx_npei_msi_w1c_enb1_s cn56xx; @@ -1796,7 +3181,11 @@ union cvmx_npei_msi_w1c_enb1 {  union cvmx_npei_msi_w1c_enb2 {  	uint64_t u64;  	struct cvmx_npei_msi_w1c_enb2_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t clr:64; +#else  		uint64_t clr:64; +#endif  	} s;  	struct cvmx_npei_msi_w1c_enb2_s cn52xx;  	struct cvmx_npei_msi_w1c_enb2_s cn56xx; @@ -1805,7 +3194,11 @@ union cvmx_npei_msi_w1c_enb2 {  union cvmx_npei_msi_w1c_enb3 {  	uint64_t u64;  	struct cvmx_npei_msi_w1c_enb3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t clr:64; +#else +		uint64_t clr:64; +#endif  	} s;  	struct cvmx_npei_msi_w1c_enb3_s cn52xx;  	struct cvmx_npei_msi_w1c_enb3_s cn56xx; @@ -1814,7 +3207,11 @@ union cvmx_npei_msi_w1c_enb3 {  union cvmx_npei_msi_w1s_enb0 {  	uint64_t u64;  	struct cvmx_npei_msi_w1s_enb0_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t set:64; +#else  		uint64_t set:64; +#endif  	} s;  	struct cvmx_npei_msi_w1s_enb0_s cn52xx;  	struct cvmx_npei_msi_w1s_enb0_s cn56xx; @@ -1823,7 +3220,11 @@ union cvmx_npei_msi_w1s_enb0 {  union cvmx_npei_msi_w1s_enb1 {  	uint64_t u64;  	struct cvmx_npei_msi_w1s_enb1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t set:64; +#else  		uint64_t set:64; +#endif  	} s;  	struct cvmx_npei_msi_w1s_enb1_s cn52xx;  	struct cvmx_npei_msi_w1s_enb1_s cn56xx; @@ -1832,7 +3233,11 @@ union cvmx_npei_msi_w1s_enb1 {  union cvmx_npei_msi_w1s_enb2 {  	uint64_t u64;  	struct cvmx_npei_msi_w1s_enb2_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t set:64; +#else  		uint64_t set:64; +#endif  	} s;  	struct cvmx_npei_msi_w1s_enb2_s cn52xx;  	struct cvmx_npei_msi_w1s_enb2_s cn56xx; @@ -1841,7 +3246,11 @@ union cvmx_npei_msi_w1s_enb2 {  union cvmx_npei_msi_w1s_enb3 {  	uint64_t u64;  	struct cvmx_npei_msi_w1s_enb3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t set:64; +#else +		uint64_t set:64; +#endif  	} s;  	struct cvmx_npei_msi_w1s_enb3_s cn52xx;  	struct cvmx_npei_msi_w1s_enb3_s cn56xx; @@ -1850,9 +3259,15 @@ union cvmx_npei_msi_w1s_enb3 {  union cvmx_npei_msi_wr_map {  	uint64_t u64;  	struct cvmx_npei_msi_wr_map_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_16_63:48;  		uint64_t ciu_int:8;  		uint64_t msi_int:8; +#else +		uint64_t msi_int:8; +		uint64_t ciu_int:8; +		uint64_t reserved_16_63:48; +#endif  	} s;  	struct cvmx_npei_msi_wr_map_s cn52xx;  	struct cvmx_npei_msi_wr_map_s cn52xxp1; @@ -1863,6 +3278,7 @@ union cvmx_npei_msi_wr_map {  union cvmx_npei_pcie_credit_cnt {  	uint64_t u64;  	struct cvmx_npei_pcie_credit_cnt_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_48_63:16;  		uint64_t p1_ccnt:8;  		uint64_t p1_ncnt:8; @@ -1870,6 +3286,15 @@ union cvmx_npei_pcie_credit_cnt {  		uint64_t p0_ccnt:8;  		uint64_t p0_ncnt:8;  		uint64_t p0_pcnt:8; +#else +		uint64_t p0_pcnt:8; +		uint64_t p0_ncnt:8; +		uint64_t p0_ccnt:8; +		uint64_t p1_pcnt:8; +		uint64_t p1_ncnt:8; +		uint64_t p1_ccnt:8; +		uint64_t reserved_48_63:16; +#endif  	} s;  	struct cvmx_npei_pcie_credit_cnt_s cn52xx;  	struct cvmx_npei_pcie_credit_cnt_s cn56xx; @@ -1878,8 +3303,13 @@ union cvmx_npei_pcie_credit_cnt {  union cvmx_npei_pcie_msi_rcv {  	uint64_t u64;  	struct cvmx_npei_pcie_msi_rcv_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_8_63:56;  		uint64_t intr:8; +#else +		uint64_t intr:8; +		uint64_t reserved_8_63:56; +#endif  	} s;  	struct cvmx_npei_pcie_msi_rcv_s cn52xx;  	struct cvmx_npei_pcie_msi_rcv_s cn52xxp1; @@ -1890,9 +3320,15 @@ union cvmx_npei_pcie_msi_rcv {  union cvmx_npei_pcie_msi_rcv_b1 {  	uint64_t u64;  	struct cvmx_npei_pcie_msi_rcv_b1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_16_63:48;  		uint64_t intr:8;  		uint64_t reserved_0_7:8; +#else +		uint64_t reserved_0_7:8; +		uint64_t intr:8; +		uint64_t reserved_16_63:48; +#endif  	} s;  	struct cvmx_npei_pcie_msi_rcv_b1_s cn52xx;  	struct cvmx_npei_pcie_msi_rcv_b1_s cn52xxp1; @@ -1903,9 +3339,15 @@ union cvmx_npei_pcie_msi_rcv_b1 {  union cvmx_npei_pcie_msi_rcv_b2 {  	uint64_t u64;  	struct cvmx_npei_pcie_msi_rcv_b2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_24_63:40;  		uint64_t intr:8;  		uint64_t reserved_0_15:16; +#else +		uint64_t reserved_0_15:16; +		uint64_t intr:8; +		uint64_t reserved_24_63:40; +#endif  	} s;  	struct cvmx_npei_pcie_msi_rcv_b2_s cn52xx;  	struct cvmx_npei_pcie_msi_rcv_b2_s cn52xxp1; @@ -1916,9 +3358,15 @@ union cvmx_npei_pcie_msi_rcv_b2 {  union cvmx_npei_pcie_msi_rcv_b3 {  	uint64_t u64;  	struct cvmx_npei_pcie_msi_rcv_b3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t intr:8;  		uint64_t reserved_0_23:24; +#else +		uint64_t reserved_0_23:24; +		uint64_t intr:8; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pcie_msi_rcv_b3_s cn52xx;  	struct cvmx_npei_pcie_msi_rcv_b3_s cn52xxp1; @@ -1929,9 +3377,15 @@ union cvmx_npei_pcie_msi_rcv_b3 {  union cvmx_npei_pktx_cnts {  	uint64_t u64;  	struct cvmx_npei_pktx_cnts_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_54_63:10;  		uint64_t timer:22;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t timer:22; +		uint64_t reserved_54_63:10; +#endif  	} s;  	struct cvmx_npei_pktx_cnts_s cn52xx;  	struct cvmx_npei_pktx_cnts_s cn56xx; @@ -1940,8 +3394,13 @@ union cvmx_npei_pktx_cnts {  union cvmx_npei_pktx_in_bp {  	uint64_t u64;  	struct cvmx_npei_pktx_in_bp_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t wmark:32;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t wmark:32; +#endif  	} s;  	struct cvmx_npei_pktx_in_bp_s cn52xx;  	struct cvmx_npei_pktx_in_bp_s cn56xx; @@ -1950,8 +3409,13 @@ union cvmx_npei_pktx_in_bp {  union cvmx_npei_pktx_instr_baddr {  	uint64_t u64;  	struct cvmx_npei_pktx_instr_baddr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t addr:61;  		uint64_t reserved_0_2:3; +#else +		uint64_t reserved_0_2:3; +		uint64_t addr:61; +#endif  	} s;  	struct cvmx_npei_pktx_instr_baddr_s cn52xx;  	struct cvmx_npei_pktx_instr_baddr_s cn56xx; @@ -1960,8 +3424,13 @@ union cvmx_npei_pktx_instr_baddr {  union cvmx_npei_pktx_instr_baoff_dbell {  	uint64_t u64;  	struct cvmx_npei_pktx_instr_baoff_dbell_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t aoff:32;  		uint64_t dbell:32; +#else +		uint64_t dbell:32; +		uint64_t aoff:32; +#endif  	} s;  	struct cvmx_npei_pktx_instr_baoff_dbell_s cn52xx;  	struct cvmx_npei_pktx_instr_baoff_dbell_s cn56xx; @@ -1970,11 +3439,19 @@ union cvmx_npei_pktx_instr_baoff_dbell {  union cvmx_npei_pktx_instr_fifo_rsize {  	uint64_t u64;  	struct cvmx_npei_pktx_instr_fifo_rsize_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t max:9;  		uint64_t rrp:9;  		uint64_t wrp:9;  		uint64_t fcnt:5;  		uint64_t rsize:32; +#else +		uint64_t rsize:32; +		uint64_t fcnt:5; +		uint64_t wrp:9; +		uint64_t rrp:9; +		uint64_t max:9; +#endif  	} s;  	struct cvmx_npei_pktx_instr_fifo_rsize_s cn52xx;  	struct cvmx_npei_pktx_instr_fifo_rsize_s cn56xx; @@ -1983,6 +3460,7 @@ union cvmx_npei_pktx_instr_fifo_rsize {  union cvmx_npei_pktx_instr_header {  	uint64_t u64;  	struct cvmx_npei_pktx_instr_header_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_44_63:20;  		uint64_t pbp:1;  		uint64_t reserved_38_42:5; @@ -1996,6 +3474,21 @@ union cvmx_npei_pktx_instr_header {  		uint64_t reserved_13_13:1;  		uint64_t skp_len:7;  		uint64_t reserved_0_5:6; +#else +		uint64_t reserved_0_5:6; +		uint64_t skp_len:7; +		uint64_t reserved_13_13:1; +		uint64_t par_mode:2; +		uint64_t reserved_16_20:5; +		uint64_t use_ihdr:1; +		uint64_t reserved_22_27:6; +		uint64_t rskp_len:7; +		uint64_t reserved_35_35:1; +		uint64_t rparmode:2; +		uint64_t reserved_38_42:5; +		uint64_t pbp:1; +		uint64_t reserved_44_63:20; +#endif  	} s;  	struct cvmx_npei_pktx_instr_header_s cn52xx;  	struct cvmx_npei_pktx_instr_header_s cn56xx; @@ -2004,8 +3497,13 @@ union cvmx_npei_pktx_instr_header {  union cvmx_npei_pktx_slist_baddr {  	uint64_t u64;  	struct cvmx_npei_pktx_slist_baddr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t addr:60;  		uint64_t reserved_0_3:4; +#else +		uint64_t reserved_0_3:4; +		uint64_t addr:60; +#endif  	} s;  	struct cvmx_npei_pktx_slist_baddr_s cn52xx;  	struct cvmx_npei_pktx_slist_baddr_s cn56xx; @@ -2014,8 +3512,13 @@ union cvmx_npei_pktx_slist_baddr {  union cvmx_npei_pktx_slist_baoff_dbell {  	uint64_t u64;  	struct cvmx_npei_pktx_slist_baoff_dbell_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t aoff:32;  		uint64_t dbell:32; +#else +		uint64_t dbell:32; +		uint64_t aoff:32; +#endif  	} s;  	struct cvmx_npei_pktx_slist_baoff_dbell_s cn52xx;  	struct cvmx_npei_pktx_slist_baoff_dbell_s cn56xx; @@ -2024,8 +3527,13 @@ union cvmx_npei_pktx_slist_baoff_dbell {  union cvmx_npei_pktx_slist_fifo_rsize {  	uint64_t u64;  	struct cvmx_npei_pktx_slist_fifo_rsize_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t rsize:32; +#else +		uint64_t rsize:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pktx_slist_fifo_rsize_s cn52xx;  	struct cvmx_npei_pktx_slist_fifo_rsize_s cn56xx; @@ -2034,8 +3542,13 @@ union cvmx_npei_pktx_slist_fifo_rsize {  union cvmx_npei_pkt_cnt_int {  	uint64_t u64;  	struct cvmx_npei_pkt_cnt_int_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t port:32; +#else +		uint64_t port:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_cnt_int_s cn52xx;  	struct cvmx_npei_pkt_cnt_int_s cn56xx; @@ -2044,8 +3557,13 @@ union cvmx_npei_pkt_cnt_int {  union cvmx_npei_pkt_cnt_int_enb {  	uint64_t u64;  	struct cvmx_npei_pkt_cnt_int_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t port:32; +#else +		uint64_t port:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_cnt_int_enb_s cn52xx;  	struct cvmx_npei_pkt_cnt_int_enb_s cn56xx; @@ -2054,7 +3572,11 @@ union cvmx_npei_pkt_cnt_int_enb {  union cvmx_npei_pkt_data_out_es {  	uint64_t u64;  	struct cvmx_npei_pkt_data_out_es_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t es:64; +#else  		uint64_t es:64; +#endif  	} s;  	struct cvmx_npei_pkt_data_out_es_s cn52xx;  	struct cvmx_npei_pkt_data_out_es_s cn56xx; @@ -2063,8 +3585,13 @@ union cvmx_npei_pkt_data_out_es {  union cvmx_npei_pkt_data_out_ns {  	uint64_t u64;  	struct cvmx_npei_pkt_data_out_ns_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t nsr:32; +#else +		uint64_t nsr:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_data_out_ns_s cn52xx;  	struct cvmx_npei_pkt_data_out_ns_s cn56xx; @@ -2073,8 +3600,13 @@ union cvmx_npei_pkt_data_out_ns {  union cvmx_npei_pkt_data_out_ror {  	uint64_t u64;  	struct cvmx_npei_pkt_data_out_ror_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t ror:32; +#else +		uint64_t ror:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_data_out_ror_s cn52xx;  	struct cvmx_npei_pkt_data_out_ror_s cn56xx; @@ -2083,8 +3615,13 @@ union cvmx_npei_pkt_data_out_ror {  union cvmx_npei_pkt_dpaddr {  	uint64_t u64;  	struct cvmx_npei_pkt_dpaddr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t dptr:32; +#else +		uint64_t dptr:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_dpaddr_s cn52xx;  	struct cvmx_npei_pkt_dpaddr_s cn56xx; @@ -2093,8 +3630,13 @@ union cvmx_npei_pkt_dpaddr {  union cvmx_npei_pkt_in_bp {  	uint64_t u64;  	struct cvmx_npei_pkt_in_bp_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t bp:32; +#else +		uint64_t bp:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_in_bp_s cn52xx;  	struct cvmx_npei_pkt_in_bp_s cn56xx; @@ -2103,8 +3645,13 @@ union cvmx_npei_pkt_in_bp {  union cvmx_npei_pkt_in_donex_cnts {  	uint64_t u64;  	struct cvmx_npei_pkt_in_donex_cnts_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_in_donex_cnts_s cn52xx;  	struct cvmx_npei_pkt_in_donex_cnts_s cn56xx; @@ -2113,8 +3660,13 @@ union cvmx_npei_pkt_in_donex_cnts {  union cvmx_npei_pkt_in_instr_counts {  	uint64_t u64;  	struct cvmx_npei_pkt_in_instr_counts_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t wr_cnt:32;  		uint64_t rd_cnt:32; +#else +		uint64_t rd_cnt:32; +		uint64_t wr_cnt:32; +#endif  	} s;  	struct cvmx_npei_pkt_in_instr_counts_s cn52xx;  	struct cvmx_npei_pkt_in_instr_counts_s cn56xx; @@ -2123,7 +3675,11 @@ union cvmx_npei_pkt_in_instr_counts {  union cvmx_npei_pkt_in_pcie_port {  	uint64_t u64;  	struct cvmx_npei_pkt_in_pcie_port_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t pp:64; +#else  		uint64_t pp:64; +#endif  	} s;  	struct cvmx_npei_pkt_in_pcie_port_s cn52xx;  	struct cvmx_npei_pkt_in_pcie_port_s cn56xx; @@ -2132,6 +3688,7 @@ union cvmx_npei_pkt_in_pcie_port {  union cvmx_npei_pkt_input_control {  	uint64_t u64;  	struct cvmx_npei_pkt_input_control_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_23_63:41;  		uint64_t pkt_rr:1;  		uint64_t pbp_dhi:13; @@ -2142,6 +3699,18 @@ union cvmx_npei_pkt_input_control {  		uint64_t nsr:1;  		uint64_t esr:2;  		uint64_t ror:1; +#else +		uint64_t ror:1; +		uint64_t esr:2; +		uint64_t nsr:1; +		uint64_t use_csr:1; +		uint64_t d_ror:1; +		uint64_t d_esr:2; +		uint64_t d_nsr:1; +		uint64_t pbp_dhi:13; +		uint64_t pkt_rr:1; +		uint64_t reserved_23_63:41; +#endif  	} s;  	struct cvmx_npei_pkt_input_control_s cn52xx;  	struct cvmx_npei_pkt_input_control_s cn56xx; @@ -2150,8 +3719,13 @@ union cvmx_npei_pkt_input_control {  union cvmx_npei_pkt_instr_enb {  	uint64_t u64;  	struct cvmx_npei_pkt_instr_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t enb:32; +#else +		uint64_t enb:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_instr_enb_s cn52xx;  	struct cvmx_npei_pkt_instr_enb_s cn56xx; @@ -2160,7 +3734,11 @@ union cvmx_npei_pkt_instr_enb {  union cvmx_npei_pkt_instr_rd_size {  	uint64_t u64;  	struct cvmx_npei_pkt_instr_rd_size_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t rdsize:64; +#else +		uint64_t rdsize:64; +#endif  	} s;  	struct cvmx_npei_pkt_instr_rd_size_s cn52xx;  	struct cvmx_npei_pkt_instr_rd_size_s cn56xx; @@ -2169,8 +3747,13 @@ union cvmx_npei_pkt_instr_rd_size {  union cvmx_npei_pkt_instr_size {  	uint64_t u64;  	struct cvmx_npei_pkt_instr_size_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t is_64b:32; +#else +		uint64_t is_64b:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_instr_size_s cn52xx;  	struct cvmx_npei_pkt_instr_size_s cn56xx; @@ -2179,9 +3762,15 @@ union cvmx_npei_pkt_instr_size {  union cvmx_npei_pkt_int_levels {  	uint64_t u64;  	struct cvmx_npei_pkt_int_levels_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_54_63:10;  		uint64_t time:22;  		uint64_t cnt:32; +#else +		uint64_t cnt:32; +		uint64_t time:22; +		uint64_t reserved_54_63:10; +#endif  	} s;  	struct cvmx_npei_pkt_int_levels_s cn52xx;  	struct cvmx_npei_pkt_int_levels_s cn56xx; @@ -2190,8 +3779,13 @@ union cvmx_npei_pkt_int_levels {  union cvmx_npei_pkt_iptr {  	uint64_t u64;  	struct cvmx_npei_pkt_iptr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t iptr:32; +#else +		uint64_t iptr:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_iptr_s cn52xx;  	struct cvmx_npei_pkt_iptr_s cn56xx; @@ -2200,8 +3794,13 @@ union cvmx_npei_pkt_iptr {  union cvmx_npei_pkt_out_bmode {  	uint64_t u64;  	struct cvmx_npei_pkt_out_bmode_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t bmode:32; +#else +		uint64_t bmode:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_out_bmode_s cn52xx;  	struct cvmx_npei_pkt_out_bmode_s cn56xx; @@ -2210,8 +3809,13 @@ union cvmx_npei_pkt_out_bmode {  union cvmx_npei_pkt_out_enb {  	uint64_t u64;  	struct cvmx_npei_pkt_out_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t enb:32; +#else +		uint64_t enb:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_out_enb_s cn52xx;  	struct cvmx_npei_pkt_out_enb_s cn56xx; @@ -2220,8 +3824,13 @@ union cvmx_npei_pkt_out_enb {  union cvmx_npei_pkt_output_wmark {  	uint64_t u64;  	struct cvmx_npei_pkt_output_wmark_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t wmark:32; +#else +		uint64_t wmark:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_output_wmark_s cn52xx;  	struct cvmx_npei_pkt_output_wmark_s cn56xx; @@ -2230,7 +3839,11 @@ union cvmx_npei_pkt_output_wmark {  union cvmx_npei_pkt_pcie_port {  	uint64_t u64;  	struct cvmx_npei_pkt_pcie_port_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t pp:64; +#else +		uint64_t pp:64; +#endif  	} s;  	struct cvmx_npei_pkt_pcie_port_s cn52xx;  	struct cvmx_npei_pkt_pcie_port_s cn56xx; @@ -2239,8 +3852,13 @@ union cvmx_npei_pkt_pcie_port {  union cvmx_npei_pkt_port_in_rst {  	uint64_t u64;  	struct cvmx_npei_pkt_port_in_rst_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t in_rst:32;  		uint64_t out_rst:32; +#else +		uint64_t out_rst:32; +		uint64_t in_rst:32; +#endif  	} s;  	struct cvmx_npei_pkt_port_in_rst_s cn52xx;  	struct cvmx_npei_pkt_port_in_rst_s cn56xx; @@ -2249,7 +3867,11 @@ union cvmx_npei_pkt_port_in_rst {  union cvmx_npei_pkt_slist_es {  	uint64_t u64;  	struct cvmx_npei_pkt_slist_es_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t es:64; +#else +		uint64_t es:64; +#endif  	} s;  	struct cvmx_npei_pkt_slist_es_s cn52xx;  	struct cvmx_npei_pkt_slist_es_s cn56xx; @@ -2258,9 +3880,15 @@ union cvmx_npei_pkt_slist_es {  union cvmx_npei_pkt_slist_id_size {  	uint64_t u64;  	struct cvmx_npei_pkt_slist_id_size_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_23_63:41;  		uint64_t isize:7;  		uint64_t bsize:16; +#else +		uint64_t bsize:16; +		uint64_t isize:7; +		uint64_t reserved_23_63:41; +#endif  	} s;  	struct cvmx_npei_pkt_slist_id_size_s cn52xx;  	struct cvmx_npei_pkt_slist_id_size_s cn56xx; @@ -2269,8 +3897,13 @@ union cvmx_npei_pkt_slist_id_size {  union cvmx_npei_pkt_slist_ns {  	uint64_t u64;  	struct cvmx_npei_pkt_slist_ns_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t nsr:32; +#else +		uint64_t nsr:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_slist_ns_s cn52xx;  	struct cvmx_npei_pkt_slist_ns_s cn56xx; @@ -2279,8 +3912,13 @@ union cvmx_npei_pkt_slist_ns {  union cvmx_npei_pkt_slist_ror {  	uint64_t u64;  	struct cvmx_npei_pkt_slist_ror_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t ror:32; +#else +		uint64_t ror:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_slist_ror_s cn52xx;  	struct cvmx_npei_pkt_slist_ror_s cn56xx; @@ -2289,8 +3927,13 @@ union cvmx_npei_pkt_slist_ror {  union cvmx_npei_pkt_time_int {  	uint64_t u64;  	struct cvmx_npei_pkt_time_int_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t port:32; +#else +		uint64_t port:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_time_int_s cn52xx;  	struct cvmx_npei_pkt_time_int_s cn56xx; @@ -2299,8 +3942,13 @@ union cvmx_npei_pkt_time_int {  union cvmx_npei_pkt_time_int_enb {  	uint64_t u64;  	struct cvmx_npei_pkt_time_int_enb_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t port:32; +#else +		uint64_t port:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_pkt_time_int_enb_s cn52xx;  	struct cvmx_npei_pkt_time_int_enb_s cn56xx; @@ -2309,6 +3957,7 @@ union cvmx_npei_pkt_time_int_enb {  union cvmx_npei_rsl_int_blocks {  	uint64_t u64;  	struct cvmx_npei_rsl_int_blocks_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_31_63:33;  		uint64_t iob:1;  		uint64_t lmc1:1; @@ -2338,6 +3987,37 @@ union cvmx_npei_rsl_int_blocks {  		uint64_t gmx1:1;  		uint64_t gmx0:1;  		uint64_t mio:1; +#else +		uint64_t mio:1; +		uint64_t gmx0:1; +		uint64_t gmx1:1; +		uint64_t npei:1; +		uint64_t key:1; +		uint64_t fpa:1; +		uint64_t dfa:1; +		uint64_t zip:1; +		uint64_t reserved_8_8:1; +		uint64_t ipd:1; +		uint64_t pko:1; +		uint64_t tim:1; +		uint64_t pow:1; +		uint64_t usb:1; +		uint64_t rad:1; +		uint64_t usb1:1; +		uint64_t l2c:1; +		uint64_t lmc0:1; +		uint64_t spx0:1; +		uint64_t spx1:1; +		uint64_t pip:1; +		uint64_t reserved_21_21:1; +		uint64_t asxpcs0:1; +		uint64_t asxpcs1:1; +		uint64_t reserved_24_27:4; +		uint64_t agl:1; +		uint64_t lmc1:1; +		uint64_t iob:1; +		uint64_t reserved_31_63:33; +#endif  	} s;  	struct cvmx_npei_rsl_int_blocks_s cn52xx;  	struct cvmx_npei_rsl_int_blocks_s cn52xxp1; @@ -2348,7 +4028,11 @@ union cvmx_npei_rsl_int_blocks {  union cvmx_npei_scratch_1 {  	uint64_t u64;  	struct cvmx_npei_scratch_1_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t data:64; +#else  		uint64_t data:64; +#endif  	} s;  	struct cvmx_npei_scratch_1_s cn52xx;  	struct cvmx_npei_scratch_1_s cn52xxp1; @@ -2359,10 +4043,17 @@ union cvmx_npei_scratch_1 {  union cvmx_npei_state1 {  	uint64_t u64;  	struct cvmx_npei_state1_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t cpl1:12;  		uint64_t cpl0:12;  		uint64_t arb:1;  		uint64_t csr:39; +#else +		uint64_t csr:39; +		uint64_t arb:1; +		uint64_t cpl0:12; +		uint64_t cpl1:12; +#endif  	} s;  	struct cvmx_npei_state1_s cn52xx;  	struct cvmx_npei_state1_s cn52xxp1; @@ -2373,6 +4064,7 @@ union cvmx_npei_state1 {  union cvmx_npei_state2 {  	uint64_t u64;  	struct cvmx_npei_state2_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_48_63:16;  		uint64_t npei:1;  		uint64_t rac:1; @@ -2380,6 +4072,15 @@ union cvmx_npei_state2 {  		uint64_t csm0:15;  		uint64_t nnp0:8;  		uint64_t nnd:8; +#else +		uint64_t nnd:8; +		uint64_t nnp0:8; +		uint64_t csm0:15; +		uint64_t csm1:15; +		uint64_t rac:1; +		uint64_t npei:1; +		uint64_t reserved_48_63:16; +#endif  	} s;  	struct cvmx_npei_state2_s cn52xx;  	struct cvmx_npei_state2_s cn52xxp1; @@ -2390,11 +4091,19 @@ union cvmx_npei_state2 {  union cvmx_npei_state3 {  	uint64_t u64;  	struct cvmx_npei_state3_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_56_63:8;  		uint64_t psm1:15;  		uint64_t psm0:15;  		uint64_t nsm1:13;  		uint64_t nsm0:13; +#else +		uint64_t nsm0:13; +		uint64_t nsm1:13; +		uint64_t psm0:15; +		uint64_t psm1:15; +		uint64_t reserved_56_63:8; +#endif  	} s;  	struct cvmx_npei_state3_s cn52xx;  	struct cvmx_npei_state3_s cn52xxp1; @@ -2405,10 +4114,17 @@ union cvmx_npei_state3 {  union cvmx_npei_win_rd_addr {  	uint64_t u64;  	struct cvmx_npei_win_rd_addr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_51_63:13;  		uint64_t ld_cmd:2;  		uint64_t iobit:1;  		uint64_t rd_addr:48; +#else +		uint64_t rd_addr:48; +		uint64_t iobit:1; +		uint64_t ld_cmd:2; +		uint64_t reserved_51_63:13; +#endif  	} s;  	struct cvmx_npei_win_rd_addr_s cn52xx;  	struct cvmx_npei_win_rd_addr_s cn52xxp1; @@ -2419,7 +4135,11 @@ union cvmx_npei_win_rd_addr {  union cvmx_npei_win_rd_data {  	uint64_t u64;  	struct cvmx_npei_win_rd_data_s { +#ifdef __BIG_ENDIAN_BITFIELD +		uint64_t rd_data:64; +#else  		uint64_t rd_data:64; +#endif  	} s;  	struct cvmx_npei_win_rd_data_s cn52xx;  	struct cvmx_npei_win_rd_data_s cn52xxp1; @@ -2430,10 +4150,17 @@ union cvmx_npei_win_rd_data {  union cvmx_npei_win_wr_addr {  	uint64_t u64;  	struct cvmx_npei_win_wr_addr_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_49_63:15;  		uint64_t iobit:1;  		uint64_t wr_addr:46;  		uint64_t reserved_0_1:2; +#else +		uint64_t reserved_0_1:2; +		uint64_t wr_addr:46; +		uint64_t iobit:1; +		uint64_t reserved_49_63:15; +#endif  	} s;  	struct cvmx_npei_win_wr_addr_s cn52xx;  	struct cvmx_npei_win_wr_addr_s cn52xxp1; @@ -2444,7 +4171,11 @@ union cvmx_npei_win_wr_addr {  union cvmx_npei_win_wr_data {  	uint64_t u64;  	struct cvmx_npei_win_wr_data_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t wr_data:64; +#else +		uint64_t wr_data:64; +#endif  	} s;  	struct cvmx_npei_win_wr_data_s cn52xx;  	struct cvmx_npei_win_wr_data_s cn52xxp1; @@ -2455,8 +4186,13 @@ union cvmx_npei_win_wr_data {  union cvmx_npei_win_wr_mask {  	uint64_t u64;  	struct cvmx_npei_win_wr_mask_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_8_63:56;  		uint64_t wr_mask:8; +#else +		uint64_t wr_mask:8; +		uint64_t reserved_8_63:56; +#endif  	} s;  	struct cvmx_npei_win_wr_mask_s cn52xx;  	struct cvmx_npei_win_wr_mask_s cn52xxp1; @@ -2467,8 +4203,13 @@ union cvmx_npei_win_wr_mask {  union cvmx_npei_window_ctl {  	uint64_t u64;  	struct cvmx_npei_window_ctl_s { +#ifdef __BIG_ENDIAN_BITFIELD  		uint64_t reserved_32_63:32;  		uint64_t time:32; +#else +		uint64_t time:32; +		uint64_t reserved_32_63:32; +#endif  	} s;  	struct cvmx_npei_window_ctl_s cn52xx;  	struct cvmx_npei_window_ctl_s cn52xxp1;  | 
