diff options
Diffstat (limited to 'arch/mips/include/asm/mach-pb1x00')
| -rw-r--r-- | arch/mips/include/asm/mach-pb1x00/mc146818rtc.h | 34 | ||||
| -rw-r--r-- | arch/mips/include/asm/mach-pb1x00/pb1000.h | 87 | ||||
| -rw-r--r-- | arch/mips/include/asm/mach-pb1x00/pb1200.h | 141 | ||||
| -rw-r--r-- | arch/mips/include/asm/mach-pb1x00/pb1550.h | 73 | 
4 files changed, 0 insertions, 335 deletions
diff --git a/arch/mips/include/asm/mach-pb1x00/mc146818rtc.h b/arch/mips/include/asm/mach-pb1x00/mc146818rtc.h deleted file mode 100644 index 622c58710e5..00000000000 --- a/arch/mips/include/asm/mach-pb1x00/mc146818rtc.h +++ /dev/null @@ -1,34 +0,0 @@ -/* - * This file is subject to the terms and conditions of the GNU General Public - * License.  See the file "COPYING" in the main directory of this archive - * for more details. - * - * Copyright (C) 1998, 2001, 03 by Ralf Baechle - * - * RTC routines for PC style attached Dallas chip. - */ -#ifndef __ASM_MACH_AU1XX_MC146818RTC_H -#define __ASM_MACH_AU1XX_MC146818RTC_H - -#include <asm/io.h> -#include <asm/mach-au1x00/au1000.h> - -#define RTC_PORT(x)	(0x0c000000 + (x)) -#define RTC_IRQ		8 -#define PB1500_RTC_ADDR 0x0c000000 - -static inline unsigned char CMOS_READ(unsigned long offset) -{ -	offset <<= 2; -	return (u8)(au_readl(offset + PB1500_RTC_ADDR) & 0xff); -} - -static inline void CMOS_WRITE(unsigned char data, unsigned long offset) -{ -	offset <<= 2; -	au_writel(data, offset + PB1500_RTC_ADDR); -} - -#define RTC_ALWAYS_BCD	1 - -#endif /* __ASM_MACH_AU1XX_MC146818RTC_H */ diff --git a/arch/mips/include/asm/mach-pb1x00/pb1000.h b/arch/mips/include/asm/mach-pb1x00/pb1000.h deleted file mode 100644 index 6d1ff9060e4..00000000000 --- a/arch/mips/include/asm/mach-pb1x00/pb1000.h +++ /dev/null @@ -1,87 +0,0 @@ -/* - * Alchemy Semi Pb1000 Referrence Board - * - * Copyright 2001, 2008 MontaVista Software Inc. - * Author: MontaVista Software, Inc. <source@mvista.com> - * - * ######################################################################## - * - *  This program is free software; you can distribute it and/or modify it - *  under the terms of the GNU General Public License (Version 2) as - *  published by the Free Software Foundation. - * - *  This program is distributed in the hope it will be useful, but WITHOUT - *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or - *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License - *  for more details. - * - *  You should have received a copy of the GNU General Public License along - *  with this program; if not, write to the Free Software Foundation, Inc., - *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA. - * - * ######################################################################## - * - * - */ -#ifndef __ASM_PB1000_H -#define __ASM_PB1000_H - -/* PCMCIA PB1000 specific defines */ -#define PCMCIA_MAX_SOCK  1 -#define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK + 1) - -#define PB1000_PCR		0xBE000000 -#  define PCR_SLOT_0_VPP0	(1 << 0) -#  define PCR_SLOT_0_VPP1	(1 << 1) -#  define PCR_SLOT_0_VCC0	(1 << 2) -#  define PCR_SLOT_0_VCC1	(1 << 3) -#  define PCR_SLOT_0_RST	(1 << 4) -#  define PCR_SLOT_1_VPP0	(1 << 8) -#  define PCR_SLOT_1_VPP1	(1 << 9) -#  define PCR_SLOT_1_VCC0	(1 << 10) -#  define PCR_SLOT_1_VCC1	(1 << 11) -#  define PCR_SLOT_1_RST	(1 << 12) - -#define PB1000_MDR		0xBE000004 -#  define MDR_PI		(1 << 5)	/* PCMCIA int latch  */ -#  define MDR_EPI		(1 << 14)	/* enable PCMCIA int */ -#  define MDR_CPI		(1 << 15)	/* clear  PCMCIA int  */ - -#define PB1000_ACR1		0xBE000008 -#  define ACR1_SLOT_0_CD1	(1 << 0)	/* card detect 1	*/ -#  define ACR1_SLOT_0_CD2	(1 << 1)	/* card detect 2	*/ -#  define ACR1_SLOT_0_READY	(1 << 2)	/* ready		*/ -#  define ACR1_SLOT_0_STATUS	(1 << 3)	/* status change	*/ -#  define ACR1_SLOT_0_VS1	(1 << 4)	/* voltage sense 1	*/ -#  define ACR1_SLOT_0_VS2	(1 << 5)	/* voltage sense 2	*/ -#  define ACR1_SLOT_0_INPACK	(1 << 6)	/* inpack pin status	*/ -#  define ACR1_SLOT_1_CD1	(1 << 8)	/* card detect 1	*/ -#  define ACR1_SLOT_1_CD2	(1 << 9)	/* card detect 2	*/ -#  define ACR1_SLOT_1_READY	(1 << 10)	/* ready		*/ -#  define ACR1_SLOT_1_STATUS	(1 << 11)	/* status change	*/ -#  define ACR1_SLOT_1_VS1	(1 << 12)	/* voltage sense 1	*/ -#  define ACR1_SLOT_1_VS2	(1 << 13)	/* voltage sense 2	*/ -#  define ACR1_SLOT_1_INPACK	(1 << 14)	/* inpack pin status	*/ - -#define CPLD_AUX0		0xBE00000C -#define CPLD_AUX1		0xBE000010 -#define CPLD_AUX2		0xBE000014 - -/* Voltage levels */ - -/* VPPEN1 - VPPEN0 */ -#define VPP_GND ((0 << 1) | (0 << 0)) -#define VPP_5V	((1 << 1) | (0 << 0)) -#define VPP_3V	((0 << 1) | (1 << 0)) -#define VPP_12V ((0 << 1) | (1 << 0)) -#define VPP_HIZ ((1 << 1) | (1 << 0)) - -/* VCCEN1 - VCCEN0 */ -#define VCC_3V	((0 << 1) | (1 << 0)) -#define VCC_5V	((1 << 1) | (0 << 0)) -#define VCC_HIZ ((0 << 1) | (0 << 0)) - -/* VPP/VCC */ -#define SET_VCC_VPP(VCC, VPP, SLOT) \ -	((((VCC) << 2) | ((VPP) << 0)) << ((SLOT) * 8)) -#endif /* __ASM_PB1000_H */ diff --git a/arch/mips/include/asm/mach-pb1x00/pb1200.h b/arch/mips/include/asm/mach-pb1x00/pb1200.h deleted file mode 100644 index 962eb55dc88..00000000000 --- a/arch/mips/include/asm/mach-pb1x00/pb1200.h +++ /dev/null @@ -1,141 +0,0 @@ -/* - * AMD Alchemy Pb1200 Referrence Board - * Board Registers defines. - * - * ######################################################################## - * - *  This program is free software; you can distribute it and/or modify it - *  under the terms of the GNU General Public License (Version 2) as - *  published by the Free Software Foundation. - * - *  This program is distributed in the hope it will be useful, but WITHOUT - *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or - *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License - *  for more details. - * - *  You should have received a copy of the GNU General Public License along - *  with this program; if not, write to the Free Software Foundation, Inc., - *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA. - * - * ######################################################################## - * - * - */ -#ifndef __ASM_PB1200_H -#define __ASM_PB1200_H - -#include <linux/types.h> -#include <asm/mach-au1x00/au1000.h> -#include <asm/mach-au1x00/au1xxx_psc.h> - -#define DBDMA_AC97_TX_CHAN	DSCR_CMD0_PSC1_TX -#define DBDMA_AC97_RX_CHAN	DSCR_CMD0_PSC1_RX -#define DBDMA_I2S_TX_CHAN	DSCR_CMD0_PSC1_TX -#define DBDMA_I2S_RX_CHAN	DSCR_CMD0_PSC1_RX - -/* - * SPI and SMB are muxed on the Pb1200 board. - * Refer to board documentation. - */ -#define SPI_PSC_BASE		PSC0_BASE_ADDR -#define SMBUS_PSC_BASE		PSC0_BASE_ADDR -/* - * AC97 and I2S are muxed on the Pb1200 board. - * Refer to board documentation. - */ -#define AC97_PSC_BASE       PSC1_BASE_ADDR -#define I2S_PSC_BASE	PSC1_BASE_ADDR - - -#define BCSR_SYSTEM_VDDI	0x001F -#define BCSR_SYSTEM_POWEROFF	0x4000 -#define BCSR_SYSTEM_RESET	0x8000 - -/* Bit positions for the different interrupt sources */ -#define BCSR_INT_IDE		0x0001 -#define BCSR_INT_ETH		0x0002 -#define BCSR_INT_PC0		0x0004 -#define BCSR_INT_PC0STSCHG	0x0008 -#define BCSR_INT_PC1		0x0010 -#define BCSR_INT_PC1STSCHG	0x0020 -#define BCSR_INT_DC		0x0040 -#define BCSR_INT_FLASHBUSY	0x0080 -#define BCSR_INT_PC0INSERT	0x0100 -#define BCSR_INT_PC0EJECT	0x0200 -#define BCSR_INT_PC1INSERT	0x0400 -#define BCSR_INT_PC1EJECT	0x0800 -#define BCSR_INT_SD0INSERT	0x1000 -#define BCSR_INT_SD0EJECT	0x2000 -#define BCSR_INT_SD1INSERT	0x4000 -#define BCSR_INT_SD1EJECT	0x8000 - -#define SMC91C111_PHYS_ADDR	0x0D000300 -#define SMC91C111_INT		PB1200_ETH_INT - -#define IDE_PHYS_ADDR		0x0C800000 -#define IDE_REG_SHIFT		5 -#define IDE_PHYS_LEN		(16 << IDE_REG_SHIFT) -#define IDE_INT 		PB1200_IDE_INT -#define IDE_DDMA_REQ		DSCR_CMD0_DMA_REQ1 -#define IDE_RQSIZE		128 - -#define NAND_PHYS_ADDR 	0x1C000000 - -/* - * Timing values as described in databook, * ns value stripped of - * lower 2 bits. - * These defines are here rather than an Au1200 generic file because - * the parts chosen on another board may be different and may require - * different timings. - */ -#define NAND_T_H		(18 >> 2) -#define NAND_T_PUL		(30 >> 2) -#define NAND_T_SU		(30 >> 2) -#define NAND_T_WH		(30 >> 2) - -/* Bitfield shift amounts */ -#define NAND_T_H_SHIFT		0 -#define NAND_T_PUL_SHIFT	4 -#define NAND_T_SU_SHIFT		8 -#define NAND_T_WH_SHIFT		12 - -#define NAND_TIMING	(((NAND_T_H   & 0xF) << NAND_T_H_SHIFT)   | \ -			 ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \ -			 ((NAND_T_SU  & 0xF) << NAND_T_SU_SHIFT)  | \ -			 ((NAND_T_WH  & 0xF) << NAND_T_WH_SHIFT)) - -/* - * External Interrupts for Pb1200 as of 8/6/2004. - * Bit positions in the CPLD registers can be calculated by taking - * the interrupt define and subtracting the PB1200_INT_BEGIN value. - * - *   Example: IDE bis pos is  = 64 - 64 - *            ETH bit pos is  = 65 - 64 - */ -enum external_pb1200_ints { -	PB1200_INT_BEGIN	= AU1000_MAX_INTR + 1, - -	PB1200_IDE_INT		= PB1200_INT_BEGIN, -	PB1200_ETH_INT, -	PB1200_PC0_INT, -	PB1200_PC0_STSCHG_INT, -	PB1200_PC1_INT, -	PB1200_PC1_STSCHG_INT, -	PB1200_DC_INT, -	PB1200_FLASHBUSY_INT, -	PB1200_PC0_INSERT_INT, -	PB1200_PC0_EJECT_INT, -	PB1200_PC1_INSERT_INT, -	PB1200_PC1_EJECT_INT, -	PB1200_SD0_INSERT_INT, -	PB1200_SD0_EJECT_INT, -	PB1200_SD1_INSERT_INT, -	PB1200_SD1_EJECT_INT, - -	PB1200_INT_END		= PB1200_INT_BEGIN + 15 -}; - -/* NAND chip select */ -#define NAND_CS 1 - -#endif /* __ASM_PB1200_H */ diff --git a/arch/mips/include/asm/mach-pb1x00/pb1550.h b/arch/mips/include/asm/mach-pb1x00/pb1550.h deleted file mode 100644 index fc4d766641c..00000000000 --- a/arch/mips/include/asm/mach-pb1x00/pb1550.h +++ /dev/null @@ -1,73 +0,0 @@ -/* - * AMD Alchemy Semi PB1550 Referrence Board - * Board Registers defines. - * - * Copyright 2004 Embedded Edge LLC. - * Copyright 2005 Ralf Baechle (ralf@linux-mips.org) - * - * ######################################################################## - * - *  This program is free software; you can distribute it and/or modify it - *  under the terms of the GNU General Public License (Version 2) as - *  published by the Free Software Foundation. - * - *  This program is distributed in the hope it will be useful, but WITHOUT - *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or - *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License - *  for more details. - * - *  You should have received a copy of the GNU General Public License along - *  with this program; if not, write to the Free Software Foundation, Inc., - *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA. - * - * ######################################################################## - * - * - */ -#ifndef __ASM_PB1550_H -#define __ASM_PB1550_H - -#include <linux/types.h> -#include <asm/mach-au1x00/au1xxx_psc.h> - -#define DBDMA_AC97_TX_CHAN	DSCR_CMD0_PSC1_TX -#define DBDMA_AC97_RX_CHAN	DSCR_CMD0_PSC1_RX -#define DBDMA_I2S_TX_CHAN	DSCR_CMD0_PSC3_TX -#define DBDMA_I2S_RX_CHAN	DSCR_CMD0_PSC3_RX - -#define SPI_PSC_BASE		PSC0_BASE_ADDR -#define AC97_PSC_BASE		PSC1_BASE_ADDR -#define SMBUS_PSC_BASE		PSC2_BASE_ADDR -#define I2S_PSC_BASE		PSC3_BASE_ADDR - -/* - * Timing values as described in databook, * ns value stripped of - * lower 2 bits. - * These defines are here rather than an SOC1550 generic file because - * the parts chosen on another board may be different and may require - * different timings. - */ -#define NAND_T_H		(18 >> 2) -#define NAND_T_PUL		(30 >> 2) -#define NAND_T_SU		(30 >> 2) -#define NAND_T_WH		(30 >> 2) - -/* Bitfield shift amounts */ -#define NAND_T_H_SHIFT		0 -#define NAND_T_PUL_SHIFT	4 -#define NAND_T_SU_SHIFT		8 -#define NAND_T_WH_SHIFT		12 - -#define NAND_TIMING	(((NAND_T_H   & 0xF) << NAND_T_H_SHIFT)   | \ -			 ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \ -			 ((NAND_T_SU  & 0xF) << NAND_T_SU_SHIFT)  | \ -			 ((NAND_T_WH  & 0xF) << NAND_T_WH_SHIFT)) - -#define NAND_CS 1 - -/* Should be done by YAMON */ -#define NAND_STCFG	0x00400005 /* 8-bit NAND */ -#define NAND_STTIME	0x00007774 /* valid for 396 MHz SD=2 only */ -#define NAND_STADDR	0x12000FFF /* physical address 0x20000000 */ - -#endif /* __ASM_PB1550_H */  | 
