diff options
Diffstat (limited to 'arch/blackfin/mach-bf533/include/mach/irq.h')
| -rw-r--r-- | arch/blackfin/mach-bf533/include/mach/irq.h | 168 | 
1 files changed, 55 insertions, 113 deletions
diff --git a/arch/blackfin/mach-bf533/include/mach/irq.h b/arch/blackfin/mach-bf533/include/mach/irq.h index 1f7e9765d95..70973375414 100644 --- a/arch/blackfin/mach-bf533/include/mach/irq.h +++ b/arch/blackfin/mach-bf533/include/mach/irq.h @@ -7,83 +7,36 @@  #ifndef _BF533_IRQ_H_  #define _BF533_IRQ_H_ -/* - * Interrupt source definitions -             Event Source    Core Event Name -Core        Emulation               ** - Events         (highest priority)  EMU         0 -            Reset                   RST         1 -            NMI                     NMI         2 -            Exception               EVX         3 -            Reserved                --          4 -            Hardware Error          IVHW        5 -            Core Timer              IVTMR       6 * -	    PLL Wakeup Interrupt    IVG7	7 -	    DMA Error (generic)	    IVG7	8 -	    PPI Error Interrupt     IVG7	9 -	    SPORT0 Error Interrupt  IVG7	10 -	    SPORT1 Error Interrupt  IVG7	11 -	    SPI Error Interrupt	    IVG7	12 -	    UART Error Interrupt    IVG7	13 -	    RTC Interrupt	    IVG8        14 -	    DMA0 Interrupt (PPI)    IVG8	15 -	    DMA1 (SPORT0 RX)	    IVG9	16 -	    DMA2 (SPORT0 TX)	    IVG9        17 -	    DMA3 (SPORT1 RX)        IVG9	18 -	    DMA4 (SPORT1 TX)	    IVG9	19 -	    DMA5 (PPI)		    IVG10	20 -	    DMA6 (UART RX)	    IVG10	21 -	    DMA7 (UART TX)	    IVG10	22 -	    Timer0		    IVG11	23 -	    Timer1		    IVG11	24 -	    Timer2		    IVG11	25 -	    PF Interrupt A	    IVG12	26 -	    PF Interrupt B	    IVG12	27 -	    DMA8/9 Interrupt	    IVG13	28 -	    DMA10/11 Interrupt	    IVG13	29 -	    Watchdog Timer	    IVG13	30 +#include <mach-common/irq.h> -            Softirq		    IVG14       31 -            System Call    -- -                 (lowest priority)  IVG15       32 * - */ -#define SYS_IRQS	31 -#define NR_PERI_INTS	24 +#define NR_PERI_INTS		24 -/* The ABSTRACT IRQ definitions */ -/** the first seven of the following are fixed, the rest you change if you need to **/ -#define	IRQ_EMU			0	/*Emulation */ -#define	IRQ_RST			1	/*reset */ -#define	IRQ_NMI			2	/*Non Maskable */ -#define	IRQ_EVX			3	/*Exception */ -#define	IRQ_UNUSED		4	/*- unused interrupt*/ -#define	IRQ_HWERR		5	/*Hardware Error */ -#define	IRQ_CORETMR		6	/*Core timer */ +#define IRQ_PLL_WAKEUP		BFIN_IRQ(0)	/* PLL Wakeup Interrupt */ +#define IRQ_DMA_ERROR		BFIN_IRQ(1)	/* DMA Error (general) */ +#define IRQ_PPI_ERROR		BFIN_IRQ(2)	/* PPI Error Interrupt */ +#define IRQ_SPORT0_ERROR	BFIN_IRQ(3)	/* SPORT0 Error Interrupt */ +#define IRQ_SPORT1_ERROR	BFIN_IRQ(4)	/* SPORT1 Error Interrupt */ +#define IRQ_SPI_ERROR		BFIN_IRQ(5)	/* SPI Error Interrupt */ +#define IRQ_UART0_ERROR		BFIN_IRQ(6)	/* UART Error Interrupt */ +#define IRQ_RTC			BFIN_IRQ(7)	/* RTC Interrupt */ +#define IRQ_PPI			BFIN_IRQ(8)	/* DMA0 Interrupt (PPI) */ +#define IRQ_SPORT0_RX		BFIN_IRQ(9)	/* DMA1 Interrupt (SPORT0 RX) */ +#define IRQ_SPORT0_TX		BFIN_IRQ(10)	/* DMA2 Interrupt (SPORT0 TX) */ +#define IRQ_SPORT1_RX		BFIN_IRQ(11)	/* DMA3 Interrupt (SPORT1 RX) */ +#define IRQ_SPORT1_TX		BFIN_IRQ(12)	/* DMA4 Interrupt (SPORT1 TX) */ +#define IRQ_SPI			BFIN_IRQ(13)	/* DMA5 Interrupt (SPI) */ +#define IRQ_UART0_RX		BFIN_IRQ(14)	/* DMA6 Interrupt (UART RX) */ +#define IRQ_UART0_TX		BFIN_IRQ(15)	/* DMA7 Interrupt (UART TX) */ +#define IRQ_TIMER0		BFIN_IRQ(16)	/* Timer 0 */ +#define IRQ_TIMER1		BFIN_IRQ(17)	/* Timer 1 */ +#define IRQ_TIMER2		BFIN_IRQ(18)	/* Timer 2 */ +#define IRQ_PROG_INTA		BFIN_IRQ(19)	/* Programmable Flags A (8) */ +#define IRQ_PROG_INTB		BFIN_IRQ(20)	/* Programmable Flags B (8) */ +#define IRQ_MEM_DMA0		BFIN_IRQ(21)	/* DMA8/9 Interrupt (Memory DMA Stream 0) */ +#define IRQ_MEM_DMA1		BFIN_IRQ(22)	/* DMA10/11 Interrupt (Memory DMA Stream 1) */ +#define IRQ_WATCH		BFIN_IRQ(23)	/* Watch Dog Timer */ -#define	IRQ_PLL_WAKEUP		7	/*PLL Wakeup Interrupt */ -#define	IRQ_DMA_ERROR		8	/*DMA Error (general) */ -#define	IRQ_PPI_ERROR		9	/*PPI Error Interrupt */ -#define	IRQ_SPORT0_ERROR	10	/*SPORT0 Error Interrupt */ -#define	IRQ_SPORT1_ERROR	11	/*SPORT1 Error Interrupt */ -#define	IRQ_SPI_ERROR		12	/*SPI Error Interrupt */ -#define	IRQ_UART0_ERROR		13	/*UART Error Interrupt */ -#define	IRQ_RTC			14	/*RTC Interrupt */ -#define	IRQ_PPI			15	/*DMA0 Interrupt (PPI) */ -#define	IRQ_SPORT0_RX		16	/*DMA1 Interrupt (SPORT0 RX) */ -#define	IRQ_SPORT0_TX		17	/*DMA2 Interrupt (SPORT0 TX) */ -#define	IRQ_SPORT1_RX		18	/*DMA3 Interrupt (SPORT1 RX) */ -#define	IRQ_SPORT1_TX		19	/*DMA4 Interrupt (SPORT1 TX) */ -#define	IRQ_SPI			20	/*DMA5 Interrupt (SPI) */ -#define	IRQ_UART0_RX		21	/*DMA6 Interrupt (UART RX) */ -#define	IRQ_UART0_TX		22	/*DMA7 Interrupt (UART TX) */ -#define	IRQ_TIMER0		23	/*Timer 0 */ -#define	IRQ_TIMER1		24	/*Timer 1 */ -#define	IRQ_TIMER2		25	/*Timer 2 */ -#define	IRQ_PROG_INTA		26	/*Programmable Flags A (8) */ -#define	IRQ_PROG_INTB		27	/*Programmable Flags B (8) */ -#define	IRQ_MEM_DMA0		28	/*DMA8/9 Interrupt (Memory DMA Stream 0) */ -#define	IRQ_MEM_DMA1		29	/*DMA10/11 Interrupt (Memory DMA Stream 1) */ -#define	IRQ_WATCH	   	30	/*Watch Dog Timer */ +#define SYS_IRQS		31  #define IRQ_PF0			33  #define IRQ_PF1			34 @@ -105,46 +58,35 @@ Core        Emulation               **  #define GPIO_IRQ_BASE		IRQ_PF0  #define NR_MACH_IRQS		(IRQ_PF15 + 1) -#define NR_IRQS			(NR_MACH_IRQS + NR_SPARE_IRQS) - -#define IVG7			7 -#define IVG8			8 -#define IVG9			9 -#define IVG10			10 -#define IVG11			11 -#define IVG12			12 -#define IVG13			13 -#define IVG14			14 -#define IVG15			15 -/* IAR0 BIT FIELDS*/ -#define RTC_ERROR_POS			28 -#define UART_ERROR_POS			24 -#define SPORT1_ERROR_POS		20 -#define SPI_ERROR_POS			16 -#define SPORT0_ERROR_POS		12 -#define PPI_ERROR_POS			8 -#define DMA_ERROR_POS			4 -#define PLLWAKE_ERROR_POS		0 +/* IAR0 BIT FIELDS */ +#define RTC_ERROR_POS		28 +#define UART_ERROR_POS		24 +#define SPORT1_ERROR_POS	20 +#define SPI_ERROR_POS		16 +#define SPORT0_ERROR_POS	12 +#define PPI_ERROR_POS		8 +#define DMA_ERROR_POS		4 +#define PLLWAKE_ERROR_POS	0 -/* IAR1 BIT FIELDS*/ -#define DMA7_UARTTX_POS			28 -#define DMA6_UARTRX_POS			24 -#define DMA5_SPI_POS			20 -#define DMA4_SPORT1TX_POS		16 -#define DMA3_SPORT1RX_POS		12 -#define DMA2_SPORT0TX_POS		8 -#define DMA1_SPORT0RX_POS		4 -#define DMA0_PPI_POS			0 +/* IAR1 BIT FIELDS */ +#define DMA7_UARTTX_POS		28 +#define DMA6_UARTRX_POS		24 +#define DMA5_SPI_POS		20 +#define DMA4_SPORT1TX_POS	16 +#define DMA3_SPORT1RX_POS	12 +#define DMA2_SPORT0TX_POS	8 +#define DMA1_SPORT0RX_POS	4 +#define DMA0_PPI_POS		0 -/* IAR2 BIT FIELDS*/ -#define WDTIMER_POS			28 -#define MEMDMA1_POS			24 -#define MEMDMA0_POS			20 -#define PFB_POS				16 -#define PFA_POS				12 -#define TIMER2_POS			8 -#define TIMER1_POS			4 -#define TIMER0_POS			0 +/* IAR2 BIT FIELDS */ +#define WDTIMER_POS		28 +#define MEMDMA1_POS		24 +#define MEMDMA0_POS		20 +#define PFB_POS			16 +#define PFA_POS			12 +#define TIMER2_POS		8 +#define TIMER1_POS		4 +#define TIMER0_POS		0 -#endif				/* _BF533_IRQ_H_ */ +#endif  | 
