diff options
Diffstat (limited to 'arch/arm/boot/dts/imx53.dtsi')
| -rw-r--r-- | arch/arm/boot/dts/imx53.dtsi | 736 | 
1 files changed, 175 insertions, 561 deletions
diff --git a/arch/arm/boot/dts/imx53.dtsi b/arch/arm/boot/dts/imx53.dtsi index 4307e80b2d2..6456a008438 100644 --- a/arch/arm/boot/dts/imx53.dtsi +++ b/arch/arm/boot/dts/imx53.dtsi @@ -12,9 +12,13 @@  #include "skeleton.dtsi"  #include "imx53-pinfunc.h" +#include <dt-bindings/clock/imx5-clock.h> +#include <dt-bindings/gpio/gpio.h> +#include <dt-bindings/input/input.h>  / {  	aliases { +		ethernet0 = &fec;  		gpio0 = &gpio1;  		gpio1 = &gpio2;  		gpio2 = &gpio3; @@ -25,6 +29,10 @@  		i2c0 = &i2c1;  		i2c1 = &i2c2;  		i2c2 = &i2c3; +		mmc0 = &esdhc1; +		mmc1 = &esdhc2; +		mmc2 = &esdhc3; +		mmc3 = &esdhc4;  		serial0 = &uart1;  		serial1 = &uart2;  		serial2 = &uart3; @@ -45,6 +53,11 @@  		};  	}; +	display-subsystem { +		compatible = "fsl,imx-display-subsystem"; +		ports = <&ipu_di0>, <&ipu_di1>; +	}; +  	tzic: tz-interrupt-controller@0fffc000 {  		compatible = "fsl,imx53-tzic", "fsl,tzic";  		interrupt-controller; @@ -58,21 +71,25 @@  		ckil {  			compatible = "fsl,imx-ckil", "fixed-clock"; +			#clock-cells = <0>;  			clock-frequency = <32768>;  		};  		ckih1 {  			compatible = "fsl,imx-ckih1", "fixed-clock"; +			#clock-cells = <0>;  			clock-frequency = <22579200>;  		};  		ckih2 {  			compatible = "fsl,imx-ckih2", "fixed-clock"; +			#clock-cells = <0>;  			clock-frequency = <0>;  		};  		osc {  			compatible = "fsl,imx-osc", "fixed-clock"; +			#clock-cells = <0>;  			clock-frequency = <24000000>;  		};  	}; @@ -84,14 +101,63 @@  		interrupt-parent = <&tzic>;  		ranges; +		sata: sata@10000000 { +			compatible = "fsl,imx53-ahci"; +			reg = <0x10000000 0x1000>; +			interrupts = <28>; +			clocks = <&clks IMX5_CLK_SATA_GATE>, +				 <&clks IMX5_CLK_SATA_REF>, +				 <&clks IMX5_CLK_AHB>; +			clock-names = "sata_gate", "sata_ref", "ahb"; +			status = "disabled"; +		}; +  		ipu: ipu@18000000 { -			#crtc-cells = <1>; +			#address-cells = <1>; +			#size-cells = <0>;  			compatible = "fsl,imx53-ipu"; -			reg = <0x18000000 0x080000000>; +			reg = <0x18000000 0x08000000>;  			interrupts = <11 10>; -			clocks = <&clks 59>, <&clks 110>, <&clks 61>; +			clocks = <&clks IMX5_CLK_IPU_GATE>, +			         <&clks IMX5_CLK_IPU_DI0_GATE>, +			         <&clks IMX5_CLK_IPU_DI1_GATE>;  			clock-names = "bus", "di0", "di1";  			resets = <&src 2>; + +			ipu_di0: port@2 { +				#address-cells = <1>; +				#size-cells = <0>; +				reg = <2>; + +				ipu_di0_disp0: endpoint@0 { +					reg = <0>; +				}; + +				ipu_di0_lvds0: endpoint@1 { +					reg = <1>; +					remote-endpoint = <&lvds0_in>; +				}; +			}; + +			ipu_di1: port@3 { +				#address-cells = <1>; +				#size-cells = <0>; +				reg = <3>; + +				ipu_di1_disp1: endpoint@0 { +					reg = <0>; +				}; + +				ipu_di1_lvds1: endpoint@1 { +					reg = <1>; +					remote-endpoint = <&lvds1_in>; +				}; + +				ipu_di1_tve: endpoint@2 { +					reg = <2>; +					remote-endpoint = <&tve_in>; +				}; +			};  		};  		aips@50000000 { /* AIPS1 */ @@ -112,7 +178,9 @@  					compatible = "fsl,imx53-esdhc";  					reg = <0x50004000 0x4000>;  					interrupts = <1>; -					clocks = <&clks 44>, <&clks 0>, <&clks 71>; +					clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, +					         <&clks IMX5_CLK_DUMMY>, +					         <&clks IMX5_CLK_ESDHC1_PER_GATE>;  					clock-names = "ipg", "ahb", "per";  					bus-width = <4>;  					status = "disabled"; @@ -122,7 +190,9 @@  					compatible = "fsl,imx53-esdhc";  					reg = <0x50008000 0x4000>;  					interrupts = <2>; -					clocks = <&clks 45>, <&clks 0>, <&clks 72>; +					clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, +					         <&clks IMX5_CLK_DUMMY>, +					         <&clks IMX5_CLK_ESDHC2_PER_GATE>;  					clock-names = "ipg", "ahb", "per";  					bus-width = <4>;  					status = "disabled"; @@ -132,7 +202,8 @@  					compatible = "fsl,imx53-uart", "fsl,imx21-uart";  					reg = <0x5000c000 0x4000>;  					interrupts = <33>; -					clocks = <&clks 32>, <&clks 33>; +					clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, +					         <&clks IMX5_CLK_UART3_PER_GATE>;  					clock-names = "ipg", "per";  					status = "disabled";  				}; @@ -143,16 +214,19 @@  					compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";  					reg = <0x50010000 0x4000>;  					interrupts = <36>; -					clocks = <&clks 51>, <&clks 52>; +					clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, +					         <&clks IMX5_CLK_ECSPI1_PER_GATE>;  					clock-names = "ipg", "per";  					status = "disabled";  				};  				ssi2: ssi@50014000 { -					compatible = "fsl,imx53-ssi", "fsl,imx21-ssi"; +					compatible = "fsl,imx53-ssi", +							"fsl,imx51-ssi", +							"fsl,imx21-ssi";  					reg = <0x50014000 0x4000>;  					interrupts = <30>; -					clocks = <&clks 49>; +					clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;  					dmas = <&sdma 24 1 0>,  					       <&sdma 25 1 0>;  					dma-names = "rx", "tx"; @@ -165,7 +239,9 @@  					compatible = "fsl,imx53-esdhc";  					reg = <0x50020000 0x4000>;  					interrupts = <3>; -					clocks = <&clks 46>, <&clks 0>, <&clks 73>; +					clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, +					         <&clks IMX5_CLK_DUMMY>, +					         <&clks IMX5_CLK_ESDHC3_PER_GATE>;  					clock-names = "ipg", "ahb", "per";  					bus-width = <4>;  					status = "disabled"; @@ -175,7 +251,9 @@  					compatible = "fsl,imx53-esdhc";  					reg = <0x50024000 0x4000>;  					interrupts = <4>; -					clocks = <&clks 47>, <&clks 0>, <&clks 74>; +					clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, +					         <&clks IMX5_CLK_DUMMY>, +					         <&clks IMX5_CLK_ESDHC4_PER_GATE>;  					clock-names = "ipg", "ahb", "per";  					bus-width = <4>;  					status = "disabled"; @@ -184,14 +262,14 @@  			usbphy0: usbphy@0 {  				compatible = "usb-nop-xceiv"; -				clocks = <&clks 124>; +				clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;  				clock-names = "main_clk";  				status = "okay";  			};  			usbphy1: usbphy@1 {  				compatible = "usb-nop-xceiv"; -				clocks = <&clks 125>; +				clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;  				clock-names = "main_clk";  				status = "okay";  			}; @@ -200,7 +278,7 @@  				compatible = "fsl,imx53-usb", "fsl,imx27-usb";  				reg = <0x53f80000 0x0200>;  				interrupts = <18>; -				clocks = <&clks 108>; +				clocks = <&clks IMX5_CLK_USBOH3_GATE>;  				fsl,usbmisc = <&usbmisc 0>;  				fsl,usbphy = <&usbphy0>;  				status = "disabled"; @@ -210,7 +288,7 @@  				compatible = "fsl,imx53-usb", "fsl,imx27-usb";  				reg = <0x53f80200 0x0200>;  				interrupts = <14>; -				clocks = <&clks 108>; +				clocks = <&clks IMX5_CLK_USBOH3_GATE>;  				fsl,usbmisc = <&usbmisc 1>;  				fsl,usbphy = <&usbphy1>;  				status = "disabled"; @@ -220,7 +298,7 @@  				compatible = "fsl,imx53-usb", "fsl,imx27-usb";  				reg = <0x53f80400 0x0200>;  				interrupts = <16>; -				clocks = <&clks 108>; +				clocks = <&clks IMX5_CLK_USBOH3_GATE>;  				fsl,usbmisc = <&usbmisc 2>;  				status = "disabled";  			}; @@ -229,7 +307,7 @@  				compatible = "fsl,imx53-usb", "fsl,imx27-usb";  				reg = <0x53f80600 0x0200>;  				interrupts = <17>; -				clocks = <&clks 108>; +				clocks = <&clks IMX5_CLK_USBOH3_GATE>;  				fsl,usbmisc = <&usbmisc 3>;  				status = "disabled";  			}; @@ -238,7 +316,7 @@  				#index-cells = <1>;  				compatible = "fsl,imx53-usbmisc";  				reg = <0x53f80800 0x200>; -				clocks = <&clks 108>; +				clocks = <&clks IMX5_CLK_USBOH3_GATE>;  			};  			gpio1: gpio@53f84000 { @@ -281,18 +359,26 @@  				#interrupt-cells = <2>;  			}; +			kpp: kpp@53f94000 { +				compatible = "fsl,imx53-kpp", "fsl,imx21-kpp"; +				reg = <0x53f94000 0x4000>; +				interrupts = <60>; +				clocks = <&clks IMX5_CLK_DUMMY>; +				status = "disabled"; +			}; +  			wdog1: wdog@53f98000 {  				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";  				reg = <0x53f98000 0x4000>;  				interrupts = <58>; -				clocks = <&clks 0>; +				clocks = <&clks IMX5_CLK_DUMMY>;  			};  			wdog2: wdog@53f9c000 {  				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";  				reg = <0x53f9c000 0x4000>;  				interrupts = <59>; -				clocks = <&clks 0>; +				clocks = <&clks IMX5_CLK_DUMMY>;  				status = "disabled";  			}; @@ -300,521 +386,14 @@  				compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";  				reg = <0x53fa0000 0x4000>;  				interrupts = <39>; -				clocks = <&clks 36>, <&clks 41>; +				clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, +				         <&clks IMX5_CLK_GPT_HF_GATE>;  				clock-names = "ipg", "per";  			};  			iomuxc: iomuxc@53fa8000 {  				compatible = "fsl,imx53-iomuxc";  				reg = <0x53fa8000 0x4000>; - -				audmux { -					pinctrl_audmux_1: audmuxgrp-1 { -						fsl,pins = < -							MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000 -							MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000 -							MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000 -							MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000 -						>; -					}; - -					pinctrl_audmux_2: audmuxgrp-2 { -						fsl,pins = < -							MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC	0x80000000 -							MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD	0x80000000 -							MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS	0x80000000 -							MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD	0x80000000 -						>; -					}; - -					pinctrl_audmux_3: audmuxgrp-3 { -						fsl,pins = < -							MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC	0x80000000 -							MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD	0x80000000 -							MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS	0x80000000 -							MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD	0x80000000 -						>; -					}; -				}; - -				fec { -					pinctrl_fec_1: fecgrp-1 { -						fsl,pins = < -							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000 -							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000 -							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000 -							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000 -							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000 -							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000 -							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000 -							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000 -							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000 -							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000 -						>; -					}; - -					pinctrl_fec_2: fecgrp-2 { -						fsl,pins = < -							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000 -							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000 -							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000 -							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000 -							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000 -							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000 -							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000 -							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000 -							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000 -							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000 -							MX53_PAD_KEY_ROW1__FEC_COL	 0x80000000 -							MX53_PAD_KEY_COL3__FEC_CRS	 0x80000000 -							MX53_PAD_KEY_COL2__FEC_RDATA_2	 0x80000000 -							MX53_PAD_KEY_COL0__FEC_RDATA_3	 0x80000000 -							MX53_PAD_KEY_COL1__FEC_RX_CLK	 0x80000000 -							MX53_PAD_KEY_ROW2__FEC_TDATA_2	 0x80000000 -							MX53_PAD_GPIO_19__FEC_TDATA_3	 0x80000000 -							MX53_PAD_KEY_ROW0__FEC_TX_ER	 0x80000000 -						>; -					}; -				}; - -				csi { -					pinctrl_csi_1: csigrp-1 { -						fsl,pins = < -							MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5 -							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5 -							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5 -							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5 -							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5 -							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5 -							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5 -							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5 -							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5 -							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5 -							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5 -							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5 -							MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5 -							MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5 -							MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9	0x1d5 -							MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8	0x1d5 -							MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7	0x1d5 -							MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6	0x1d5 -							MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5	0x1d5 -							MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4	0x1d5 -							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5 -						>; -					}; - -					pinctrl_csi_2: csigrp-2 { -						fsl,pins = < -							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC	0x1d5 -							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC	0x1d5 -							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK	0x1d5 -							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19	0x1d5 -							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18	0x1d5 -							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17	0x1d5 -							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16	0x1d5 -							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15	0x1d5 -							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14	0x1d5 -							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13	0x1d5 -							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12	0x1d5 -						>; -					}; -				}; - -				cspi { -					pinctrl_cspi_1: cspigrp-1 { -						fsl,pins = < -							MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5 -							MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5 -							MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5 -						>; -					}; - -					pinctrl_cspi_2: cspigrp-2 { -						fsl,pins = < -							MX53_PAD_EIM_D22__CSPI_MISO 0x1d5 -							MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5 -							MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5 -						>; -					}; -				}; - -				ecspi1 { -					pinctrl_ecspi1_1: ecspi1grp-1 { -						fsl,pins = < -							MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000 -							MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000 -							MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000 -						>; -					}; - -					pinctrl_ecspi1_2: ecspi1grp-2 { -						fsl,pins = < -							MX53_PAD_GPIO_19__ECSPI1_RDY	0x80000000 -							MX53_PAD_EIM_EB2__ECSPI1_SS0	0x80000000 -							MX53_PAD_EIM_D16__ECSPI1_SCLK	0x80000000 -							MX53_PAD_EIM_D17__ECSPI1_MISO	0x80000000 -							MX53_PAD_EIM_D18__ECSPI1_MOSI	0x80000000 -							MX53_PAD_EIM_D19__ECSPI1_SS1	0x80000000 -						>; -					}; -				}; - -				ecspi2 { -					pinctrl_ecspi2_1: ecspi2grp-1 { -						fsl,pins = < -							MX53_PAD_EIM_OE__ECSPI2_MISO  0x80000000 -							MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000 -							MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000 -						>; -					}; -				}; - -				esdhc1 { -					pinctrl_esdhc1_1: esdhc1grp-1 { -						fsl,pins = < -							MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5 -							MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5 -							MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5 -							MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5 -							MX53_PAD_SD1_CMD__ESDHC1_CMD	0x1d5 -							MX53_PAD_SD1_CLK__ESDHC1_CLK	0x1d5 -						>; -					}; - -					pinctrl_esdhc1_2: esdhc1grp-2 { -						fsl,pins = < -							MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5 -							MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5 -							MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5 -							MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5 -							MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5 -							MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5 -							MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5 -							MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5 -							MX53_PAD_SD1_CMD__ESDHC1_CMD	  0x1d5 -							MX53_PAD_SD1_CLK__ESDHC1_CLK	  0x1d5 -						>; -					}; -				}; - -				esdhc2 { -					pinctrl_esdhc2_1: esdhc2grp-1 { -						fsl,pins = < -							MX53_PAD_SD2_CMD__ESDHC2_CMD	0x1d5 -							MX53_PAD_SD2_CLK__ESDHC2_CLK	0x1d5 -							MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5 -							MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5 -							MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5 -							MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5 -						>; -					}; -				}; - -				esdhc3 { -					pinctrl_esdhc3_1: esdhc3grp-1 { -						fsl,pins = < -							MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5 -							MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5 -							MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5 -							MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5 -							MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5 -							MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5 -							MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5 -							MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5 -							MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5 -							MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5 -						>; -					}; -				}; - -				can1 { -					pinctrl_can1_1: can1grp-1 { -						fsl,pins = < -							MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000 -							MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000 -						>; -					}; - -					pinctrl_can1_2: can1grp-2 { -						fsl,pins = < -							MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000 -							MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000 -						>; -					}; - -					pinctrl_can1_3: can1grp-3 { -						fsl,pins = < -							MX53_PAD_GPIO_7__CAN1_TXCAN	0x80000000 -							MX53_PAD_GPIO_8__CAN1_RXCAN	0x80000000 -						>; -					}; -				}; - -				can2 { -					pinctrl_can2_1: can2grp-1 { -						fsl,pins = < -							MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000 -							MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000 -						>; -					}; -				}; - -				i2c1 { -					pinctrl_i2c1_1: i2c1grp-1 { -						fsl,pins = < -							MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000 -							MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000 -						>; -					}; - -					pinctrl_i2c1_2: i2c1grp-2 { -						fsl,pins = < -							MX53_PAD_EIM_D21__I2C1_SCL	0xc0000000 -							MX53_PAD_EIM_D28__I2C1_SDA	0xc0000000 -						>; -					}; -				}; - -				i2c2 { -					pinctrl_i2c2_1: i2c2grp-1 { -						fsl,pins = < -							MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000 -							MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000 -						>; -					}; - -					pinctrl_i2c2_2: i2c2grp-2 { -						fsl,pins = < -							MX53_PAD_EIM_D16__I2C2_SDA	0xc0000000 -							MX53_PAD_EIM_EB2__I2C2_SCL	0xc0000000 -						>; -					}; -				}; - -				i2c3 { -					pinctrl_i2c3_1: i2c3grp-1 { -						fsl,pins = < -							MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000 -							MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000 -						>; -					}; -				}; - -				ipu_disp0 { -					pinctrl_ipu_disp0_1: ipudisp0grp-1 { -						fsl,pins = < -						MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK	0x5 -						MX53_PAD_DI0_PIN15__IPU_DI0_PIN15		0x5 -						MX53_PAD_DI0_PIN2__IPU_DI0_PIN2		0x5 -						MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 		0x5 -						MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0		0x5 -						MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1		0x5 -						MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2		0x5 -						MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3		0x5 -						MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4		0x5 -						MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5		0x5 -						MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6		0x5 -						MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7		0x5 -						MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8		0x5 -						MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9		0x5 -						MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10		0x5 -						MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11		0x5 -						MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12		0x5 -						MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13		0x5 -						MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14		0x5 -						MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15		0x5 -						MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16		0x5 -						MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17		0x5 -						MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18		0x5 -						MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19		0x5 -						MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20		0x5 -						MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21		0x5 -						MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22		0x5 -						MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23		0x5 -						>; -					}; -				}; - -				ipu_disp1 { -					pinctrl_ipu_disp1_1: ipudisp1grp-1 { -						fsl,pins = < -							MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0	0x5 -							MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1	0x5 -							MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2	0x5 -							MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3	0x5 -							MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4	0x5 -							MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5	0x5 -							MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6	0x5 -							MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7	0x5 -							MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8	0x5 -							MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9	0x5 -							MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10	0x5 -							MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11	0x5 -							MX53_PAD_EIM_A17__IPU_DISP1_DAT_12	0x5 -							MX53_PAD_EIM_A18__IPU_DISP1_DAT_13	0x5 -							MX53_PAD_EIM_A19__IPU_DISP1_DAT_14	0x5 -							MX53_PAD_EIM_A20__IPU_DISP1_DAT_15	0x5 -							MX53_PAD_EIM_A21__IPU_DISP1_DAT_16	0x5 -							MX53_PAD_EIM_A22__IPU_DISP1_DAT_17	0x5 -							MX53_PAD_EIM_A23__IPU_DISP1_DAT_18	0x5 -							MX53_PAD_EIM_A24__IPU_DISP1_DAT_19	0x5 -							MX53_PAD_EIM_D31__IPU_DISP1_DAT_20	0x5 -							MX53_PAD_EIM_D30__IPU_DISP1_DAT_21	0x5 -							MX53_PAD_EIM_D26__IPU_DISP1_DAT_22	0x5 -							MX53_PAD_EIM_D27__IPU_DISP1_DAT_23	0x5 -							MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK	0x5 -							MX53_PAD_EIM_DA13__IPU_DI1_D0_CS	0x5 -							MX53_PAD_EIM_DA14__IPU_DI1_D1_CS	0x5 -							MX53_PAD_EIM_DA15__IPU_DI1_PIN1		0x5 -							MX53_PAD_EIM_DA11__IPU_DI1_PIN2		0x5 -							MX53_PAD_EIM_DA12__IPU_DI1_PIN3		0x5 -							MX53_PAD_EIM_A25__IPU_DI1_PIN12		0x5 -							MX53_PAD_EIM_DA10__IPU_DI1_PIN15	0x5 -						>; -					}; -				}; - -				ipu_disp2 { -					pinctrl_ipu_disp2_1: ipudisp2grp-1 { -						fsl,pins = < -							MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0	0x80000000 -							MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1	0x80000000 -							MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2	0x80000000 -							MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3	0x80000000 -							MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK	0x80000000 -							MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0	0x80000000 -							MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1	0x80000000 -							MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2	0x80000000 -							MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3	0x80000000 -							MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK	0x80000000 -						>; -					}; -				}; - -				nand { -					pinctrl_nand_1: nandgrp-1 { -						fsl,pins = < -							MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B	0x4 -							MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B	0x4 -							MX53_PAD_NANDF_CLE__EMI_NANDF_CLE	0x4 -							MX53_PAD_NANDF_ALE__EMI_NANDF_ALE	0x4 -							MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B	0xe0 -							MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0	0xe0 -							MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0	0x4 -							MX53_PAD_PATA_DATA0__EMI_NANDF_D_0	0xa4 -							MX53_PAD_PATA_DATA1__EMI_NANDF_D_1	0xa4 -							MX53_PAD_PATA_DATA2__EMI_NANDF_D_2	0xa4 -							MX53_PAD_PATA_DATA3__EMI_NANDF_D_3	0xa4 -							MX53_PAD_PATA_DATA4__EMI_NANDF_D_4	0xa4 -							MX53_PAD_PATA_DATA5__EMI_NANDF_D_5	0xa4 -							MX53_PAD_PATA_DATA6__EMI_NANDF_D_6	0xa4 -							MX53_PAD_PATA_DATA7__EMI_NANDF_D_7	0xa4 -						>; -					}; -				}; - -				owire { -					pinctrl_owire_1: owiregrp-1 { -						fsl,pins = < -							MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000 -						>; -					}; -				}; - -				pwm1 { -					pinctrl_pwm1_1: pwm1grp-1 { -						fsl,pins = < -							MX53_PAD_DISP0_DAT8__PWM1_PWMO	0x5 -						>; -					}; -				}; - -				pwm2 { -					pinctrl_pwm2_1: pwm2grp-1 { -						fsl,pins = < -							MX53_PAD_GPIO_1__PWM2_PWMO	0x80000000 -						>; -					}; -				}; - -				uart1 { -					pinctrl_uart1_1: uart1grp-1 { -						fsl,pins = < -							MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4 -							MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4 -						>; -					}; - -					pinctrl_uart1_2: uart1grp-2 { -						fsl,pins = < -							MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1e4 -							MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4 -						>; -					}; - -					pinctrl_uart1_3: uart1grp-3 { -						fsl,pins = < -							MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5 -							MX53_PAD_PATA_IORDY__UART1_RTS	 0x1c5 -						>; -					}; -				}; - -				uart2 { -					pinctrl_uart2_1: uart2grp-1 { -						fsl,pins = < -							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4 -							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1e4 -						>; -					}; - -					pinctrl_uart2_2: uart2grp-2 { -						fsl,pins = < -							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX	0x1c5 -							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX	0x1c5 -							MX53_PAD_PATA_DIOR__UART2_RTS		0x1c5 -							MX53_PAD_PATA_INTRQ__UART2_CTS		0x1c5 -						>; -					}; -				}; - -				uart3 { -					pinctrl_uart3_1: uart3grp-1 { -						fsl,pins = < -							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4 -							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4 -							MX53_PAD_PATA_DA_1__UART3_CTS	  0x1e4 -							MX53_PAD_PATA_DA_2__UART3_RTS	  0x1e4 -						>; -					}; - -					pinctrl_uart3_2: uart3grp-2 { -						fsl,pins = < -							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4 -							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4 -						>; -					}; - -				}; - -				uart4 { -					pinctrl_uart4_1: uart4grp-1 { -						fsl,pins = < -							MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4 -							MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4 -						>; -					}; -				}; - -				uart5 { -					pinctrl_uart5_1: uart5grp-1 { -						fsl,pins = < -							MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4 -							MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4 -						>; -					}; -				};  			};  			gpr: iomuxc-gpr@53fa8000 { @@ -828,9 +407,12 @@  				compatible = "fsl,imx53-ldb";  				reg = <0x53fa8008 0x4>;  				gpr = <&gpr>; -				clocks = <&clks 122>, <&clks 120>, -					 <&clks 115>, <&clks 116>, -					 <&clks 123>, <&clks 85>; +				clocks = <&clks IMX5_CLK_LDB_DI0_SEL>, +				         <&clks IMX5_CLK_LDB_DI1_SEL>, +				         <&clks IMX5_CLK_IPU_DI0_SEL>, +				         <&clks IMX5_CLK_IPU_DI1_SEL>, +				         <&clks IMX5_CLK_LDB_DI0_GATE>, +				         <&clks IMX5_CLK_LDB_DI1_GATE>;  				clock-names = "di0_pll", "di1_pll",  					      "di0_sel", "di1_sel",  					      "di0", "di1"; @@ -838,14 +420,24 @@  				lvds-channel@0 {  					reg = <0>; -					crtcs = <&ipu 0>;  					status = "disabled"; + +					port { +						lvds0_in: endpoint { +							remote-endpoint = <&ipu_di0_lvds0>; +						}; +					};  				};  				lvds-channel@1 {  					reg = <1>; -					crtcs = <&ipu 1>;  					status = "disabled"; + +					port { +						lvds1_in: endpoint { +							remote-endpoint = <&ipu_di1_lvds1>; +						}; +					};  				};  			}; @@ -853,7 +445,8 @@  				#pwm-cells = <2>;  				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";  				reg = <0x53fb4000 0x4000>; -				clocks = <&clks 37>, <&clks 38>; +				clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, +				         <&clks IMX5_CLK_PWM1_HF_GATE>;  				clock-names = "ipg", "per";  				interrupts = <61>;  			}; @@ -862,7 +455,8 @@  				#pwm-cells = <2>;  				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";  				reg = <0x53fb8000 0x4000>; -				clocks = <&clks 39>, <&clks 40>; +				clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, +				         <&clks IMX5_CLK_PWM2_HF_GATE>;  				clock-names = "ipg", "per";  				interrupts = <94>;  			}; @@ -871,7 +465,8 @@  				compatible = "fsl,imx53-uart", "fsl,imx21-uart";  				reg = <0x53fbc000 0x4000>;  				interrupts = <31>; -				clocks = <&clks 28>, <&clks 29>; +				clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, +				         <&clks IMX5_CLK_UART1_PER_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -880,7 +475,8 @@  				compatible = "fsl,imx53-uart", "fsl,imx21-uart";  				reg = <0x53fc0000 0x4000>;  				interrupts = <32>; -				clocks = <&clks 30>, <&clks 31>; +				clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, +				         <&clks IMX5_CLK_UART2_PER_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -889,7 +485,8 @@  				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";  				reg = <0x53fc8000 0x4000>;  				interrupts = <82>; -				clocks = <&clks 158>, <&clks 157>; +				clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>, +				         <&clks IMX5_CLK_CAN1_SERIAL_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -898,7 +495,8 @@  				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";  				reg = <0x53fcc000 0x4000>;  				interrupts = <83>; -				clocks = <&clks 87>, <&clks 86>; +				clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>, +				         <&clks IMX5_CLK_CAN2_SERIAL_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -952,7 +550,7 @@  				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";  				reg = <0x53fec000 0x4000>;  				interrupts = <64>; -				clocks = <&clks 88>; +				clocks = <&clks IMX5_CLK_I2C3_GATE>;  				status = "disabled";  			}; @@ -960,7 +558,8 @@  				compatible = "fsl,imx53-uart", "fsl,imx21-uart";  				reg = <0x53ff0000 0x4000>;  				interrupts = <13>; -				clocks = <&clks 65>, <&clks 66>; +				clocks = <&clks IMX5_CLK_UART4_IPG_GATE>, +				         <&clks IMX5_CLK_UART4_PER_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -977,14 +576,15 @@  				compatible = "fsl,imx53-iim", "fsl,imx27-iim";  				reg = <0x63f98000 0x4000>;  				interrupts = <69>; -				clocks = <&clks 107>; +				clocks = <&clks IMX5_CLK_IIM_GATE>;  			};  			uart5: serial@63f90000 {  				compatible = "fsl,imx53-uart", "fsl,imx21-uart";  				reg = <0x63f90000 0x4000>;  				interrupts = <86>; -				clocks = <&clks 67>, <&clks 68>; +				clocks = <&clks IMX5_CLK_UART5_IPG_GATE>, +				         <&clks IMX5_CLK_UART5_PER_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -992,7 +592,7 @@  			owire: owire@63fa4000 {  				compatible = "fsl,imx53-owire", "fsl,imx21-owire";  				reg = <0x63fa4000 0x4000>; -				clocks = <&clks 159>; +				clocks = <&clks IMX5_CLK_OWIRE_GATE>;  				status = "disabled";  			}; @@ -1002,7 +602,8 @@  				compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";  				reg = <0x63fac000 0x4000>;  				interrupts = <37>; -				clocks = <&clks 53>, <&clks 54>; +				clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, +				         <&clks IMX5_CLK_ECSPI2_PER_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -1011,7 +612,8 @@  				compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";  				reg = <0x63fb0000 0x4000>;  				interrupts = <6>; -				clocks = <&clks 56>, <&clks 56>; +				clocks = <&clks IMX5_CLK_SDMA_GATE>, +				         <&clks IMX5_CLK_SDMA_GATE>;  				clock-names = "ipg", "ahb";  				#dma-cells = <3>;  				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin"; @@ -1023,7 +625,8 @@  				compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";  				reg = <0x63fc0000 0x4000>;  				interrupts = <38>; -				clocks = <&clks 55>, <&clks 55>; +				clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, +				         <&clks IMX5_CLK_CSPI_IPG_GATE>;  				clock-names = "ipg", "per";  				status = "disabled";  			}; @@ -1034,7 +637,7 @@  				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";  				reg = <0x63fc4000 0x4000>;  				interrupts = <63>; -				clocks = <&clks 35>; +				clocks = <&clks IMX5_CLK_I2C2_GATE>;  				status = "disabled";  			}; @@ -1044,15 +647,16 @@  				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";  				reg = <0x63fc8000 0x4000>;  				interrupts = <62>; -				clocks = <&clks 34>; +				clocks = <&clks IMX5_CLK_I2C1_GATE>;  				status = "disabled";  			};  			ssi1: ssi@63fcc000 { -				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi"; +				compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", +						"fsl,imx21-ssi";  				reg = <0x63fcc000 0x4000>;  				interrupts = <29>; -				clocks = <&clks 48>; +				clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;  				dmas = <&sdma 28 0 0>,  				       <&sdma 29 0 0>;  				dma-names = "rx", "tx"; @@ -1071,15 +675,16 @@  				compatible = "fsl,imx53-nand";  				reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;  				interrupts = <8>; -				clocks = <&clks 60>; +				clocks = <&clks IMX5_CLK_NFC_GATE>;  				status = "disabled";  			};  			ssi3: ssi@63fe8000 { -				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi"; +				compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", +						"fsl,imx21-ssi";  				reg = <0x63fe8000 0x4000>;  				interrupts = <96>; -				clocks = <&clks 50>; +				clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>;  				dmas = <&sdma 46 0 0>,  				       <&sdma 47 0 0>;  				dma-names = "rx", "tx"; @@ -1092,7 +697,9 @@  				compatible = "fsl,imx53-fec", "fsl,imx25-fec";  				reg = <0x63fec000 0x4000>;  				interrupts = <87>; -				clocks = <&clks 42>, <&clks 42>, <&clks 42>; +				clocks = <&clks IMX5_CLK_FEC_GATE>, +				         <&clks IMX5_CLK_FEC_GATE>, +				         <&clks IMX5_CLK_FEC_GATE>;  				clock-names = "ipg", "ahb", "ptp";  				status = "disabled";  			}; @@ -1101,27 +708,34 @@  				compatible = "fsl,imx53-tve";  				reg = <0x63ff0000 0x1000>;  				interrupts = <92>; -				clocks = <&clks 69>, <&clks 116>; +				clocks = <&clks IMX5_CLK_TVE_GATE>, +				         <&clks IMX5_CLK_IPU_DI1_SEL>;  				clock-names = "tve", "di_sel"; -				crtcs = <&ipu 1>;  				status = "disabled"; + +				port { +					tve_in: endpoint { +						remote-endpoint = <&ipu_di1_tve>; +					}; +				};  			};  			vpu: vpu@63ff4000 {  				compatible = "fsl,imx53-vpu";  				reg = <0x63ff4000 0x1000>;  				interrupts = <9>; -				clocks = <&clks 63>, <&clks 63>; +				clocks = <&clks IMX5_CLK_VPU_GATE>, +				         <&clks IMX5_CLK_VPU_GATE>;  				clock-names = "per", "ahb"; +				resets = <&src 1>;  				iram = <&ocram>; -				status = "disabled";  			};  		};  		ocram: sram@f8000000 {  			compatible = "mmio-sram";  			reg = <0xf8000000 0x20000>; -			clocks = <&clks 186>; +			clocks = <&clks IMX5_CLK_OCRAM>;  		};  	};  };  | 
