diff options
| author | Steve French <sfrench@us.ibm.com> | 2005-10-31 08:36:11 -0800 | 
|---|---|---|
| committer | Steve French <sfrench@us.ibm.com> | 2005-10-31 08:36:11 -0800 | 
| commit | 53b2ec5518aa2623e8c0cb36f1c304a797988a46 (patch) | |
| tree | 465d8631ade6c2fcbd7576ff9813d00116c6a1e8 /drivers/net/ibm_emac/ibm_emac_mal.h | |
| parent | 0753ca7bc2b876dd136e9db11a20f85cbe4e08b1 (diff) | |
| parent | 581c1b14394aee60aff46ea67d05483261ed6527 (diff) | |
Merge with /pub/scm/linux/kernel/git/torvalds/linux-2.6.git
Diffstat (limited to 'drivers/net/ibm_emac/ibm_emac_mal.h')
| -rw-r--r-- | drivers/net/ibm_emac/ibm_emac_mal.h | 332 | 
1 files changed, 234 insertions, 98 deletions
diff --git a/drivers/net/ibm_emac/ibm_emac_mal.h b/drivers/net/ibm_emac/ibm_emac_mal.h index dd9f0dabc6e..15b0bdae26a 100644 --- a/drivers/net/ibm_emac/ibm_emac_mal.h +++ b/drivers/net/ibm_emac/ibm_emac_mal.h @@ -1,131 +1,267 @@ -#ifndef _IBM_EMAC_MAL_H -#define _IBM_EMAC_MAL_H +/* + * drivers/net/ibm_emac/ibm_emac_mal.h + * + * Memory Access Layer (MAL) support + *  + * Copyright (c) 2004, 2005 Zultys Technologies. + * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net> + * + * Based on original work by + *      Armin Kuster <akuster@mvista.com> + *      Copyright 2002 MontaVista Softare Inc. + * + * This program is free software; you can redistribute  it and/or modify it + * under  the terms of  the GNU General  Public License as published by the + * Free Software Foundation;  either version 2 of the  License, or (at your + * option) any later version. + * + */ +#ifndef __IBM_EMAC_MAL_H_ +#define __IBM_EMAC_MAL_H_ +#include <linux/config.h> +#include <linux/init.h>  #include <linux/list.h> +#include <linux/netdevice.h> -#define MAL_DT_ALIGN	(4096)	/* Alignment for each channel's descriptor table */ +#include <asm/io.h> -#define MAL_CHAN_MASK(chan)	(0x80000000 >> (chan)) +/* + * These MAL "versions" probably aren't the real versions IBM uses for these  + * MAL cores, I assigned them just to make #ifdefs in this file nicer and  + * reflect the fact that 40x and 44x have slightly different MALs. --ebs + */ +#if defined(CONFIG_405GP) || defined(CONFIG_405GPR) || defined(CONFIG_405EP) || \ +    defined(CONFIG_440EP) || defined(CONFIG_NP405H) +#define MAL_VERSION		1 +#elif defined(CONFIG_440GP) || defined(CONFIG_440GX) || defined(CONFIG_440SP) +#define MAL_VERSION		2 +#else +#error "Unknown SoC, please check chip manual and choose MAL 'version'" +#endif + +/* MALx DCR registers */ +#define	MAL_CFG			0x00 +#define	  MAL_CFG_SR		0x80000000 +#define   MAL_CFG_PLBB		0x00004000 +#define   MAL_CFG_OPBBL		0x00000080 +#define   MAL_CFG_EOPIE		0x00000004 +#define   MAL_CFG_LEA		0x00000002 +#define   MAL_CFG_SD		0x00000001 +#if MAL_VERSION == 1 +#define   MAL_CFG_PLBP_MASK	0x00c00000 +#define   MAL_CFG_PLBP_10	0x00800000 +#define   MAL_CFG_GA		0x00200000 +#define   MAL_CFG_OA		0x00100000 +#define   MAL_CFG_PLBLE		0x00080000 +#define   MAL_CFG_PLBT_MASK	0x00078000 +#define   MAL_CFG_DEFAULT	(MAL_CFG_PLBP_10 | MAL_CFG_PLBT_MASK) +#elif MAL_VERSION == 2 +#define   MAL_CFG_RPP_MASK	0x00c00000 +#define   MAL_CFG_RPP_10	0x00800000 +#define   MAL_CFG_RMBS_MASK	0x00300000 +#define   MAL_CFG_WPP_MASK	0x000c0000 +#define   MAL_CFG_WPP_10	0x00080000 +#define   MAL_CFG_WMBS_MASK	0x00030000 +#define   MAL_CFG_PLBLE		0x00008000 +#define   MAL_CFG_DEFAULT	(MAL_CFG_RMBS_MASK | MAL_CFG_WMBS_MASK | \ +				 MAL_CFG_RPP_10 | MAL_CFG_WPP_10) +#else +#error "Unknown MAL version" +#endif + +#define MAL_ESR			0x01 +#define   MAL_ESR_EVB		0x80000000 +#define   MAL_ESR_CIDT		0x40000000 +#define   MAL_ESR_CID_MASK	0x3e000000 +#define   MAL_ESR_CID_SHIFT	25 +#define   MAL_ESR_DE		0x00100000 +#define   MAL_ESR_OTE		0x00040000 +#define   MAL_ESR_OSE		0x00020000 +#define   MAL_ESR_PEIN		0x00010000 +#define   MAL_ESR_DEI		0x00000010 +#define   MAL_ESR_OTEI		0x00000004 +#define   MAL_ESR_OSEI		0x00000002 +#define   MAL_ESR_PBEI		0x00000001 +#if MAL_VERSION == 1 +#define   MAL_ESR_ONE		0x00080000 +#define   MAL_ESR_ONEI		0x00000008 +#elif MAL_VERSION == 2 +#define   MAL_ESR_PTE		0x00800000 +#define   MAL_ESR_PRE		0x00400000 +#define   MAL_ESR_PWE		0x00200000 +#define   MAL_ESR_PTEI		0x00000080 +#define   MAL_ESR_PREI		0x00000040 +#define   MAL_ESR_PWEI		0x00000020 +#else +#error "Unknown MAL version" +#endif + +#define MAL_IER			0x02 +#define   MAL_IER_DE		0x00000010 +#define   MAL_IER_OTE		0x00000004 +#define   MAL_IER_OE		0x00000002 +#define   MAL_IER_PE		0x00000001 +#if MAL_VERSION == 1 +#define   MAL_IER_NWE		0x00000008 +#define   MAL_IER_SOC_EVENTS	MAL_IER_NWE +#elif MAL_VERSION == 2 +#define   MAL_IER_PT		0x00000080 +#define   MAL_IER_PRE		0x00000040 +#define   MAL_IER_PWE		0x00000020 +#define   MAL_IER_SOC_EVENTS	(MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE) +#else +#error "Unknown MAL version" +#endif +#define   MAL_IER_EVENTS	(MAL_IER_SOC_EVENTS | MAL_IER_OTE | \ +				 MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE) + +#define MAL_TXCASR		0x04 +#define MAL_TXCARR		0x05 +#define MAL_TXEOBISR		0x06 +#define MAL_TXDEIR		0x07 +#define MAL_RXCASR		0x10 +#define MAL_RXCARR		0x11 +#define MAL_RXEOBISR		0x12 +#define MAL_RXDEIR		0x13 +#define MAL_TXCTPR(n)		((n) + 0x20) +#define MAL_RXCTPR(n)		((n) + 0x40) +#define MAL_RCBS(n)		((n) + 0x60) + +/* In reality MAL can handle TX buffers up to 4095 bytes long,  + * but this isn't a good round number :) 		 --ebs + */ +#define MAL_MAX_TX_SIZE		4080 +#define MAL_MAX_RX_SIZE		4080 + +static inline int mal_rx_size(int len) +{ +	len = (len + 0xf) & ~0xf; +	return len > MAL_MAX_RX_SIZE ? MAL_MAX_RX_SIZE : len; +} + +static inline int mal_tx_chunks(int len) +{ +	return (len + MAL_MAX_TX_SIZE - 1) / MAL_MAX_TX_SIZE; +} + +#define MAL_CHAN_MASK(n)	(0x80000000 >> (n))  /* MAL Buffer Descriptor structure */  struct mal_descriptor { -	unsigned short ctrl;	/* MAL / Commac status control bits */ -	short data_len;		/* Max length is 4K-1 (12 bits)     */ -	unsigned char *data_ptr;	/* pointer to actual data buffer    */ -} __attribute__ ((packed)); +	u16 ctrl;		/* MAL / Commac status control bits */ +	u16 data_len;		/* Max length is 4K-1 (12 bits)     */ +	u32 data_ptr;		/* pointer to actual data buffer    */ +};  /* the following defines are for the MadMAL status and control registers. */  /* MADMAL transmit and receive status/control bits  */ -#define MAL_RX_CTRL_EMPTY		0x8000 -#define MAL_RX_CTRL_WRAP		0x4000 -#define MAL_RX_CTRL_CM			0x2000 -#define MAL_RX_CTRL_LAST		0x1000 -#define MAL_RX_CTRL_FIRST		0x0800 -#define MAL_RX_CTRL_INTR		0x0400 - -#define MAL_TX_CTRL_READY		0x8000 -#define MAL_TX_CTRL_WRAP		0x4000 -#define MAL_TX_CTRL_CM			0x2000 -#define MAL_TX_CTRL_LAST		0x1000 -#define MAL_TX_CTRL_INTR		0x0400 +#define MAL_RX_CTRL_EMPTY	0x8000 +#define MAL_RX_CTRL_WRAP	0x4000 +#define MAL_RX_CTRL_CM		0x2000 +#define MAL_RX_CTRL_LAST	0x1000 +#define MAL_RX_CTRL_FIRST	0x0800 +#define MAL_RX_CTRL_INTR	0x0400 +#define MAL_RX_CTRL_SINGLE	(MAL_RX_CTRL_LAST | MAL_RX_CTRL_FIRST) +#define MAL_IS_SINGLE_RX(ctrl)	(((ctrl) & MAL_RX_CTRL_SINGLE) == MAL_RX_CTRL_SINGLE) + +#define MAL_TX_CTRL_READY	0x8000 +#define MAL_TX_CTRL_WRAP	0x4000 +#define MAL_TX_CTRL_CM		0x2000 +#define MAL_TX_CTRL_LAST	0x1000 +#define MAL_TX_CTRL_INTR	0x0400  struct mal_commac_ops { -	void (*txeob) (void *dev, u32 chanmask); -	void (*txde) (void *dev, u32 chanmask); -	void (*rxeob) (void *dev, u32 chanmask); -	void (*rxde) (void *dev, u32 chanmask); +	void	(*poll_tx) (void *dev); +	int	(*poll_rx) (void *dev, int budget); +	int	(*peek_rx) (void *dev); +	void	(*rxde) (void *dev);  };  struct mal_commac { -	struct mal_commac_ops *ops; -	void *dev; -	u32 tx_chan_mask, rx_chan_mask; -	struct list_head list; +	struct mal_commac_ops	*ops; +	void			*dev; +	struct list_head	poll_list; +	int			rx_stopped; + +	u32			tx_chan_mask; +	u32			rx_chan_mask; +	struct list_head	list;  };  struct ibm_ocp_mal { -	int dcrbase; +	int			dcrbase; -	struct list_head commac; -	u32 tx_chan_mask, rx_chan_mask; +	struct list_head	poll_list; +	struct net_device	poll_dev; -	dma_addr_t tx_phys_addr; -	struct mal_descriptor *tx_virt_addr; +	struct list_head	list; +	u32			tx_chan_mask; +	u32			rx_chan_mask; -	dma_addr_t rx_phys_addr; -	struct mal_descriptor *rx_virt_addr; -}; +	dma_addr_t		bd_dma; +	struct mal_descriptor	*bd_virt; -#define GET_MAL_STANZA(base,dcrn) \ -	case base: \ -		x = mfdcr(dcrn(base)); \ -		break; - -#define SET_MAL_STANZA(base,dcrn, val) \ -	case base: \ -		mtdcr(dcrn(base), (val)); \ -		break; - -#define GET_MAL0_STANZA(dcrn) GET_MAL_STANZA(DCRN_MAL_BASE,dcrn) -#define SET_MAL0_STANZA(dcrn,val) SET_MAL_STANZA(DCRN_MAL_BASE,dcrn,val) - -#ifdef DCRN_MAL1_BASE -#define GET_MAL1_STANZA(dcrn) GET_MAL_STANZA(DCRN_MAL1_BASE,dcrn) -#define SET_MAL1_STANZA(dcrn,val) SET_MAL_STANZA(DCRN_MAL1_BASE,dcrn,val) -#else				/* ! DCRN_MAL1_BASE */ -#define GET_MAL1_STANZA(dcrn) -#define SET_MAL1_STANZA(dcrn,val) -#endif +	struct ocp_def		*def; +}; -#define get_mal_dcrn(mal, dcrn) ({ \ -	u32 x; \ -	switch ((mal)->dcrbase) { \ -		GET_MAL0_STANZA(dcrn) \ -		GET_MAL1_STANZA(dcrn) \ -	default: \ -		x = 0; \ -		BUG(); \ -	} \ -x; }) - -#define set_mal_dcrn(mal, dcrn, val) do { \ -	switch ((mal)->dcrbase) { \ -		SET_MAL0_STANZA(dcrn,val) \ -		SET_MAL1_STANZA(dcrn,val) \ -	default: \ -		BUG(); \ -	} } while (0) - -static inline void mal_enable_tx_channels(struct ibm_ocp_mal *mal, u32 chanmask) +static inline u32 get_mal_dcrn(struct ibm_ocp_mal *mal, int reg)  { -	set_mal_dcrn(mal, DCRN_MALTXCASR, -		     get_mal_dcrn(mal, DCRN_MALTXCASR) | chanmask); +	return mfdcr(mal->dcrbase + reg);  } -static inline void mal_disable_tx_channels(struct ibm_ocp_mal *mal, -					   u32 chanmask) +static inline void set_mal_dcrn(struct ibm_ocp_mal *mal, int reg, u32 val)  { -	set_mal_dcrn(mal, DCRN_MALTXCARR, chanmask); +	mtdcr(mal->dcrbase + reg, val);  } -static inline void mal_enable_rx_channels(struct ibm_ocp_mal *mal, u32 chanmask) -{ -	set_mal_dcrn(mal, DCRN_MALRXCASR, -		     get_mal_dcrn(mal, DCRN_MALRXCASR) | chanmask); -} +/* Register MAL devices */ +int mal_init(void) __init; +void mal_exit(void) __exit; -static inline void mal_disable_rx_channels(struct ibm_ocp_mal *mal, -					   u32 chanmask) -{ -	set_mal_dcrn(mal, DCRN_MALRXCARR, chanmask); -} +int mal_register_commac(struct ibm_ocp_mal *mal, +			struct mal_commac *commac) __init; +void mal_unregister_commac(struct ibm_ocp_mal *mal, +			   struct mal_commac *commac) __exit; +int mal_set_rcbs(struct ibm_ocp_mal *mal, int channel, unsigned long size); + +/* Returns BD ring offset for a particular channel +   (in 'struct mal_descriptor' elements) +*/ +int mal_tx_bd_offset(struct ibm_ocp_mal *mal, int channel); +int mal_rx_bd_offset(struct ibm_ocp_mal *mal, int channel); + +void mal_enable_tx_channel(struct ibm_ocp_mal *mal, int channel); +void mal_disable_tx_channel(struct ibm_ocp_mal *mal, int channel); +void mal_enable_rx_channel(struct ibm_ocp_mal *mal, int channel); +void mal_disable_rx_channel(struct ibm_ocp_mal *mal, int channel); -extern int mal_register_commac(struct ibm_ocp_mal *mal, -			       struct mal_commac *commac); -extern int mal_unregister_commac(struct ibm_ocp_mal *mal, -				 struct mal_commac *commac); +/* Add/remove EMAC to/from MAL polling list */ +void mal_poll_add(struct ibm_ocp_mal *mal, struct mal_commac *commac); +void mal_poll_del(struct ibm_ocp_mal *mal, struct mal_commac *commac); + +/* Ethtool MAL registers */ +struct ibm_mal_regs { +	u32 tx_count; +	u32 rx_count; + +	u32 cfg; +	u32 esr; +	u32 ier; +	u32 tx_casr; +	u32 tx_carr; +	u32 tx_eobisr; +	u32 tx_deir; +	u32 rx_casr; +	u32 rx_carr; +	u32 rx_eobisr; +	u32 rx_deir; +	u32 tx_ctpr[32]; +	u32 rx_ctpr[32]; +	u32 rcbs[32]; +}; -extern int mal_set_rcbs(struct ibm_ocp_mal *mal, int channel, -			unsigned long size); +int mal_get_regs_len(struct ibm_ocp_mal *mal); +void *mal_dump_regs(struct ibm_ocp_mal *mal, void *buf); -#endif				/* _IBM_EMAC_MAL_H */ +#endif				/* __IBM_EMAC_MAL_H_ */  | 
