aboutsummaryrefslogtreecommitdiff
path: root/lib/Target/Alpha/AlphaISelPattern.cpp
diff options
context:
space:
mode:
authorAndrew Lenharth <andrewl@lenharth.org>2005-02-07 05:55:55 +0000
committerAndrew Lenharth <andrewl@lenharth.org>2005-02-07 05:55:55 +0000
commit0382401356f420c2a7e2c4a0a7e80c2528566c9d (patch)
tree76d2ad4c9977d1f0670ca56bf673513923f36cfc /lib/Target/Alpha/AlphaISelPattern.cpp
parenta549deb025b34c407b0f59a0a81026563941df2a (diff)
fix load bug
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@20061 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/Alpha/AlphaISelPattern.cpp')
-rw-r--r--lib/Target/Alpha/AlphaISelPattern.cpp10
1 files changed, 5 insertions, 5 deletions
diff --git a/lib/Target/Alpha/AlphaISelPattern.cpp b/lib/Target/Alpha/AlphaISelPattern.cpp
index a63cd535b1..94a9ad521c 100644
--- a/lib/Target/Alpha/AlphaISelPattern.cpp
+++ b/lib/Target/Alpha/AlphaISelPattern.cpp
@@ -624,18 +624,17 @@ unsigned ISel::SelectExpr(SDOperand N) {
SDOperand Address = N.getOperand(1);
Select(Chain);
- switch(Node->getValueType(0)) {
- default: Node->dump(); assert(0 && "Unknown type to sign extend to.");
- case MVT::i64:
+ assert(Node->getValueType(0) == MVT::i64 && "Unknown type to sign extend to.");
+ if (opcode == ISD::LOAD)
+ Opc = Alpha::LDQ;
+ else
switch (cast<MVTSDNode>(Node)->getExtraValueType()) {
default: Node->dump(); assert(0 && "Bad sign extend!");
- case MVT::i64: Opc = Alpha::LDQ; assert(opcode == ISD::LOAD && "Not Load"); break;
case MVT::i32: Opc = Alpha::LDL; assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
case MVT::i16: Opc = Alpha::LDWU; assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
case MVT::i8: Opc = Alpha::LDBU; assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
}
- }
if (Address.getOpcode() == ISD::GlobalAddress)
{
@@ -1106,6 +1105,7 @@ unsigned ISel::SelectExpr(SDOperand N) {
{
assert (DestType == MVT::i64 && "only quads can be loaded to");
MVT::ValueType SrcType = N.getOperand(0).getValueType();
+ assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
//The hard way: