diff options
author | Dan Gohman <gohman@apple.com> | 2008-12-03 19:30:13 +0000 |
---|---|---|
committer | Dan Gohman <gohman@apple.com> | 2008-12-03 19:30:13 +0000 |
commit | ebb0a31103f353e330ea998f1a9e283a387b6ef7 (patch) | |
tree | f358bf6dd577ce319ff44d13834bd9504c07285d /lib/CodeGen/PostRASchedulerList.cpp | |
parent | 67c79892949332568b082f124d9598971fa3277f (diff) |
Add a comment about callee-saved registers.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@60495 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/CodeGen/PostRASchedulerList.cpp')
-rw-r--r-- | lib/CodeGen/PostRASchedulerList.cpp | 2 |
1 files changed, 2 insertions, 0 deletions
diff --git a/lib/CodeGen/PostRASchedulerList.cpp b/lib/CodeGen/PostRASchedulerList.cpp index 09125d0488..bd9783281c 100644 --- a/lib/CodeGen/PostRASchedulerList.cpp +++ b/lib/CodeGen/PostRASchedulerList.cpp @@ -278,6 +278,8 @@ bool SchedulePostRATDList::BreakAntiDependencies() { // TODO: If the callee saves and restores these, then we can potentially // use them between the save and the restore. To do that, we could scan // the exit blocks to see which of these registers are defined. + // Alternatively, calle-saved registers that aren't saved and restored + // could be marked live-in in every block. for (const unsigned *I = TRI->getCalleeSavedRegs(); *I; ++I) { unsigned Reg = *I; Classes[Reg] = reinterpret_cast<TargetRegisterClass *>(-1); |