Age | Commit message (Expand) | Author |
2011-08-25 | Port over additional encoding tests to decoding tests, and fix an operand ord... | Owen Anderson |
2011-08-24 | Perform more thorough checking of t2IT mask parameters, which fixes all remai... | Owen Anderson |
2011-08-24 | Be careful not to walk off the end of the operand info list while updating VF... | Owen Anderson |
2011-08-24 | Move TargetRegistry and TargetSelect from Target to Support where they belong. | Evan Cheng |
2011-08-24 | Be stricter in enforcing IT instruction predicate values, so that we don't en... | Owen Anderson |
2011-08-23 | Fix decoding of Thumb2 prefetch instructions, which account for all the remai... | Owen Anderson |
2011-08-23 | Fix Thumb2 decoding of CPS instructions to mirror ARM decoding of the same in... | Owen Anderson |
2011-08-22 | Reject invalid imod values in t2CPS instructions. | Owen Anderson |
2011-08-22 | Fix decoding of VMOVSRR and VMOVRRS, which account for the overwhelming major... | Owen Anderson |
2011-08-22 | Fix another batch of VLD/VST decoding crashes discovered by randomized testing. | Owen Anderson |
2011-08-22 | Correct writeback handling of duplicating VLD instructions. Discovered by ra... | Owen Anderson |
2011-08-22 | Fix an incorrect shift when decoding SP-relative stores in Thumb1-mode. Add ... | Owen Anderson |
2011-08-18 | STC2L_POST and STC2L_POST should be handled the same as STCL_POST/LDC_POST fo... | Owen Anderson |
2011-08-18 | Fix the decoding of RFE instruction. RFEs have the load bit set, while SRSs ... | Owen Anderson |
2011-08-18 | Remember to fill in some operands so we can print _something_ coherent even w... | Owen Anderson |
2011-08-18 | Improve handling of failure and unpredictable cases for CPS, STR, and SMLA in... | Owen Anderson |
2011-08-17 | Tidy up. 80 columns. | Jim Grosbach |
2011-08-17 | ARM clean up the imm_sr operand class representation. | Jim Grosbach |
2011-08-17 | Be more careful in the Thumb decoder hooks to avoid walking off the end of th... | Owen Anderson |
2011-08-17 | Allow the MCDisassembler to return a "soft fail" status code, indicating an i... | Owen Anderson |
2011-08-16 | Separate out Thumb1 instructions that need an S bit operand from those that d... | Owen Anderson |
2011-08-15 | Specify a necessary fixed bit for VLD3DUP, and otherwise rearrange the Thumb2... | Owen Anderson |
2011-08-15 | Enforce the constraint that Rt must be even on LDRD/STRD instructions in ARM ... | Owen Anderson |
2011-08-15 | Fix problems decoding the to/from-lane NEON memory instructions, and add a co... | Owen Anderson |
2011-08-12 | Fix some remaining issues with decoding ARM-mode memory instructions, and add... | Owen Anderson |
2011-08-12 | Fix decoding of ARM-mode STRH. | Owen Anderson |
2011-08-12 | Fix decoding of pre-indexed stores. | Owen Anderson |
2011-08-12 | Separate decoding for STREXD and LDREXD to make each work better. | Owen Anderson |
2011-08-11 | ARM STRT assembly parsing and encoding. | Jim Grosbach |
2011-08-11 | Add another accidentally omitted predicate operand. | Owen Anderson |
2011-08-11 | Add missing predicate operand on SMLA and friends. | Owen Anderson |
2011-08-11 | Fix decoding support for STREXD and LDREXD. | Owen Anderson |
2011-08-11 | Fix decoding for indexed STRB and LDRB. Fixes <rdar://problem/9926161>. | Owen Anderson |
2011-08-11 | Continue to tighten decoding by performing more operand validation. | Owen Anderson |
2011-08-11 | ARM STRBT assembly parsing and encoding. | Jim Grosbach |
2011-08-11 | Tighten decoding of addrmode2 instructions to reject more UNPREDICTABLE cases. | Owen Anderson |
2011-08-11 | Tighten operand decoding of addrmode2 instruction. The offset register canno... | Owen Anderson |
2011-08-11 | Improve error checking in the new ARM disassembler. Patch by James Molloy. | Owen Anderson |
2011-08-10 | ARM LDRT assembly parsing and encoding. | Jim Grosbach |
2011-08-10 | Add initial support for decoding NEON instructions in Thumb2 mode. | Owen Anderson |
2011-08-10 | Cleanups based on Nick Lewycky's feedback. | Owen Anderson |
2011-08-10 | Push GPRnopc through a large number of instruction definitions to tighten ope... | Owen Anderson |
2011-08-09 | Tighten operand checking of register-shifted-register operands. | Owen Anderson |
2011-08-09 | Tighten operand checking on memory barrier instructions. | Owen Anderson |
2011-08-09 | Tighten operand checking on CPS instructions. | Owen Anderson |
2011-08-09 | Create a new register class for the set of all GPRs except the PC. Use it to... | Owen Anderson |
2011-08-09 | ARM Disassembler: sign extend branch immediates. | Benjamin Kramer |
2011-08-09 | Silence an false-positive warning. | Owen Anderson |
2011-08-09 | Tighten Thumb1 branch predicate decoding. | Owen Anderson |
2011-08-09 | Replace the existing ARM disassembler with a new one based on the FixedLenDec... | Owen Anderson |