aboutsummaryrefslogtreecommitdiff
path: root/lib/Target/ARM/ARMScheduleA8.td
AgeCommit message (Expand)Author
2011-01-20Sorry, several patches in one.Evan Cheng
2010-11-30Add support for NEON VLD3-dup instructions.Bob Wilson
2010-11-29Add support for NEON VLD3-dup instructions.Bob Wilson
2010-11-29Fix copy-and-paste errors in VLD2-dup scheduling itineraries.Bob Wilson
2010-11-28Add support for NEON VLD2-dup instructions.Bob Wilson
2010-11-27Add NEON VLD1-dup instructions (load 1 element to all lanes).Bob Wilson
2010-11-27Fix incorrect scheduling itineraries for NEON vld1/vst1 instructions.Bob Wilson
2010-11-13Conditional moves are slightly more expensive than moves.Evan Cheng
2010-11-03Fix preload instruction isel. Only v7 supports pli, and only v7 with mp exten...Evan Cheng
2010-11-03Modify scheduling itineraries to correct instruction latencies (not operandEvan Cheng
2010-11-02Add NEON VST1-lane instructions. Partial fix for Radar 8599955.Bob Wilson
2010-11-01Add NEON VLD1-lane instructions. Partial fix for Radar 8599955.Bob Wilson
2010-10-29Fix fpscr <-> GPR latency info.Evan Cheng
2010-10-21putback r116983 and fix simple-fp-encoding.ll testsAndrew Trick
2010-10-21Revert r116983, which is breaking all the buildbots.Owen Anderson
2010-10-21Add missing scheduling itineraries for transfers between core registers and V...Evan Cheng
2010-10-11More ARM scheduling itinerary fixes.Evan Cheng
2010-10-11Proper VST scheduling itineraries.Evan Cheng
2010-10-09Add VLD4 scheduling itineraries.Evan Cheng
2010-10-09Finish vld3 and vld4.Evan Cheng
2010-10-09Complete vld2 instruction itineries.Evan Cheng
2010-10-09Multiply instructions are issued on pipeline 0. They do not need to reserve p...Evan Cheng
2010-10-09Correct some load / store instruction itinerary mistakes:Evan Cheng
2010-10-07Model operand cycles of vldm / vstm; also fixes scheduling itineraries of vld...Evan Cheng
2010-10-06- Add TargetInstrInfo::getOperandLatency() to compute operand latencies. ThisEvan Cheng
2010-10-01Fix scheduling infor for vmovn and vshrn which I broke accidentially.Evan Cheng
2010-10-01Add operand cycles for vldr / vstr.Evan Cheng
2010-10-01NEON scheduling info fix. vmov reg, reg are single cycle instructions.Evan Cheng
2010-09-30ARM instruction itinerary fixes:Evan Cheng
2010-09-29Model Cortex-a9 load to SUB, RSB, ADD, ADC, SBC, RSC, CMN, MVN, or CMPEvan Cheng
2010-09-29Separate itinerary classes for mvn from mov; for tst / teq from cmp / cmn.Evan Cheng
2010-09-29Assign bitwise binary instructions different itinerary classes from ALU instr...Evan Cheng
2010-09-28Add support to model pipeline bypass / forwarding.Evan Cheng
2010-09-25Remove a unused instruction itinerary class.Evan Cheng
2010-09-25Fix zero and sign extension instructions scheduling itineraries.Evan Cheng
2010-09-24More pseudo instruction scheduling itinerary fixes.Evan Cheng
2010-09-24Fix scheduling itinerary for pseudo mov immediate instructions which expand i...Evan Cheng
2010-09-08Fix LDM_RET schedule itinery.Evan Cheng
2010-06-28minor housekeeping cleanup: 80-column, trailing whitespace, spelling, etc.. N...Jim Grosbach
2010-04-18Make processor FUs unique for given itinerary. This extends the limit of 32Anton Korobeynikov
2010-04-07Split A8/A9 itins - they already were too big.Anton Korobeynikov