aboutsummaryrefslogtreecommitdiff
path: root/test/CodeGen/ARM/fadds.ll
diff options
context:
space:
mode:
authorEvan Cheng <evan.cheng@apple.com>2010-10-28 01:49:06 +0000
committerEvan Cheng <evan.cheng@apple.com>2010-10-28 01:49:06 +0000
commit0104d9de04f5620ad9f837efbd3d82f31c6ff451 (patch)
tree47a891a2ed427ede38018df7b39f4015b85511f5 /test/CodeGen/ARM/fadds.ll
parent7c88cdcc3ba49101fa119ec3b403e9980934384e (diff)
- Assign load / store with shifter op address modes the right itinerary classes.
- For now, loads of [r, r] addressing mode is the same as the [r, r lsl/lsr/asr #] variants. ARMBaseInstrInfo::getOperandLatency() should identify the former case and reduce the output latency by 1. - Also identify [r, r << 2] case. This special form of shifter addressing mode is "free". git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@117519 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'test/CodeGen/ARM/fadds.ll')
-rw-r--r--test/CodeGen/ARM/fadds.ll2
1 files changed, 1 insertions, 1 deletions
diff --git a/test/CodeGen/ARM/fadds.ll b/test/CodeGen/ARM/fadds.ll
index 113f0e29bd..749690e98d 100644
--- a/test/CodeGen/ARM/fadds.ll
+++ b/test/CodeGen/ARM/fadds.ll
@@ -20,4 +20,4 @@ entry:
; CORTEXA8: test:
; CORTEXA8: vadd.f32 d0, d1, d0
; CORTEXA9: test:
-; CORTEXA9: vadd.f32 s0, s0, s1
+; CORTEXA9: vadd.f32 s0, s1, s0