diff options
author | Chris Lattner <sabre@nondot.org> | 2005-08-31 20:25:15 +0000 |
---|---|---|
committer | Chris Lattner <sabre@nondot.org> | 2005-08-31 20:25:15 +0000 |
commit | 8346bb6c29cb6268c99117f6c86d6696b373d03e (patch) | |
tree | d304a061f48ee8c5a5655f485e420bb476e3e99f /lib/Target/PowerPC/PPCISelPattern.cpp | |
parent | bc11c3482c2d38af514031c38c417f106b8f3c91 (diff) |
Remove dead code
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@23179 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/PowerPC/PPCISelPattern.cpp')
-rw-r--r-- | lib/Target/PowerPC/PPCISelPattern.cpp | 37 |
1 files changed, 0 insertions, 37 deletions
diff --git a/lib/Target/PowerPC/PPCISelPattern.cpp b/lib/Target/PowerPC/PPCISelPattern.cpp index 9b5a564a29..eba1419f43 100644 --- a/lib/Target/PowerPC/PPCISelPattern.cpp +++ b/lib/Target/PowerPC/PPCISelPattern.cpp @@ -801,8 +801,6 @@ unsigned ISel::SelectExpr(SDOperand N, bool Recording) { break; case ISD::ADD_PARTS: case ISD::SUB_PARTS: - case ISD::SHL_PARTS: - case ISD::SRL_PARTS: Result = MakeReg(Node->getValueType(0)); ExprMap[N.getValue(0)] = Result; for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i) @@ -1438,41 +1436,6 @@ unsigned ISel::SelectExpr(SDOperand N, bool Recording) { return Result+N.ResNo; } - case ISD::SHL_PARTS: - case ISD::SRL_PARTS: { - assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 && - "Not an i64 shift!"); - unsigned ShiftOpLo = SelectExpr(N.getOperand(0)); - unsigned ShiftOpHi = SelectExpr(N.getOperand(1)); - unsigned SHReg = FoldIfWideZeroExtend(N.getOperand(2)); - Tmp1 = MakeIntReg(); - Tmp2 = MakeIntReg(); - Tmp3 = MakeIntReg(); - unsigned Tmp4 = MakeIntReg(); - unsigned Tmp5 = MakeIntReg(); - unsigned Tmp6 = MakeIntReg(); - BuildMI(BB, PPC::SUBFIC, 2, Tmp1).addReg(SHReg).addSImm(32); - if (ISD::SHL_PARTS == opcode) { - BuildMI(BB, PPC::SLW, 2, Tmp2).addReg(ShiftOpHi).addReg(SHReg); - BuildMI(BB, PPC::SRW, 2, Tmp3).addReg(ShiftOpLo).addReg(Tmp1); - BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3); - BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32); - BuildMI(BB, PPC::SLW, 2, Tmp6).addReg(ShiftOpLo).addReg(Tmp5); - BuildMI(BB, PPC::OR, 2, Result+1).addReg(Tmp4).addReg(Tmp6); - BuildMI(BB, PPC::SLW, 2, Result).addReg(ShiftOpLo).addReg(SHReg); - } else { - assert (opcode == ISD::SRL_PARTS); - BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg); - BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1); - BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3); - BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32); - BuildMI(BB, PPC::SRW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5); - BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp4).addReg(Tmp6); - BuildMI(BB, PPC::SRW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg); - } - return Result+N.ResNo; - } - case ISD::FP_TO_SINT: { Tmp1 = SelectExpr(N.getOperand(0)); Tmp2 = MakeFPReg(); |