From f8b02949e3d13e9b7cd38e029fcbf3e799366aa7 Mon Sep 17 00:00:00 2001 From: Nate Begeman Date: Fri, 15 Apr 2005 22:12:16 +0000 Subject: Make pattern isel default for ppc Add new ppc beta option related to using condition registers Make pattern isel control flag (-enable-pattern-isel) global and tristate 0 == off 1 == on 2 == target default git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@21309 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/Target/PowerPC/PPCISelPattern.cpp | 5 ++--- 1 file changed, 2 insertions(+), 3 deletions(-) (limited to 'lib/Target/PowerPC/PPCISelPattern.cpp') diff --git a/lib/Target/PowerPC/PPCISelPattern.cpp b/lib/Target/PowerPC/PPCISelPattern.cpp index 8430970e67..6fe2c4ccbf 100644 --- a/lib/Target/PowerPC/PPCISelPattern.cpp +++ b/lib/Target/PowerPC/PPCISelPattern.cpp @@ -1067,7 +1067,7 @@ unsigned ISel::SelectCC(SDOperand CC, unsigned &Opc) { BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2); } } else { -#if 0 + if (PPCCRopts) if (CC.getOpcode() == ISD::AND || CC.getOpcode() == ISD::OR) if (CC.getOperand(0).Val->hasOneUse() && CC.getOperand(1).Val->hasOneUse()) { @@ -1093,7 +1093,6 @@ unsigned ISel::SelectCC(SDOperand CC, unsigned &Opc) { return Result; } } -#endif Opc = PPC::BNE; Tmp1 = SelectExpr(CC); BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0); @@ -1127,7 +1126,7 @@ void ISel::SelectBranchCC(SDOperand N) unsigned Opc, CCReg; Select(N.getOperand(0)); //chain CCReg = SelectCC(N.getOperand(1), Opc); - + // Iterate to the next basic block, unless we're already at the end of the ilist::iterator It = BB, E = BB->getParent()->end(); if (++It == E) It = BB; -- cgit v1.2.3-70-g09d2