diff options
author | Chris Lattner <sabre@nondot.org> | 2006-11-14 01:38:31 +0000 |
---|---|---|
committer | Chris Lattner <sabre@nondot.org> | 2006-11-14 01:38:31 +0000 |
commit | 2fe4bf453b433cfe7113e282a59bf0f1e7fb0195 (patch) | |
tree | 2934d6d981ef9d2bfc5c4b5d5d6bcedb57ba20b1 /lib | |
parent | c1d6e1fc9c3a47529f417026df652f466ce67851 (diff) |
minor tweaks, reject vector preinc.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@31717 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib')
-rw-r--r-- | lib/Target/PowerPC/PPCISelLowering.cpp | 13 |
1 files changed, 9 insertions, 4 deletions
diff --git a/lib/Target/PowerPC/PPCISelLowering.cpp b/lib/Target/PowerPC/PPCISelLowering.cpp index 35cf10a4c0..066fd191c9 100644 --- a/lib/Target/PowerPC/PPCISelLowering.cpp +++ b/lib/Target/PowerPC/PPCISelLowering.cpp @@ -874,17 +874,22 @@ bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base, if (!EnablePPCPreinc) return false; SDOperand Ptr; + MVT::ValueType VT; if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { Ptr = LD->getBasePtr(); + VT = LD->getValueType(0); } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { ST = ST; - //Ptr = ST->getBasePtr(); - //VT = ST->getStoredVT(); - // TODO: handle stores. - return false; + Ptr = ST->getBasePtr(); + VT = ST->getStoredVT(); + return false; // TODO: Stores. } else return false; + // PowerPC doesn't have preinc load/store instructions for vectors. + if (MVT::isVector(VT)) + return false; + // TODO: Handle reg+reg. if (!SelectAddressRegImm(Ptr, Offset, Base, DAG)) return false; |