diff options
author | Jack Carter <jack.carter@imgtec.com> | 2013-03-05 19:10:54 +0000 |
---|---|---|
committer | Jack Carter <jack.carter@imgtec.com> | 2013-03-05 19:10:54 +0000 |
commit | 971023066ce2a20aa693cc981412d015bac304b9 (patch) | |
tree | 9bf5153e9dc1fe7f628bab9d11ac29e39f40d221 | |
parent | 7e6f23a02d8f591d4d9b21328a1e973aa306ce49 (diff) |
Mips specific inline assembler constraint 'R'
'R' An address that can be sued in a non-macro load or store.
Including missing positive test case and fixed typo for r176453.
Thanks to Richard Smith for catching this!
Jack
git-svn-id: https://llvm.org/svn/llvm-project/cfe/trunk@176506 91177308-0d34-0410-b5e6-96231b3b80d8
-rw-r--r-- | lib/Basic/Targets.cpp | 2 | ||||
-rw-r--r-- | test/CodeGen/mips-constraints-mem.c | 26 |
2 files changed, 27 insertions, 1 deletions
diff --git a/lib/Basic/Targets.cpp b/lib/Basic/Targets.cpp index a433cc70be..5a15145d2e 100644 --- a/lib/Basic/Targets.cpp +++ b/lib/Basic/Targets.cpp @@ -4487,7 +4487,7 @@ public: case 'x': // hilo register pair Info.setAllowsRegister(); return true; - case 'R': // An address tha can be used in a non-macro load or store + case 'R': // An address that can be used in a non-macro load or store Info.setAllowsMemory(); return true; } diff --git a/test/CodeGen/mips-constraints-mem.c b/test/CodeGen/mips-constraints-mem.c new file mode 100644 index 0000000000..ea6bcaff97 --- /dev/null +++ b/test/CodeGen/mips-constraints-mem.c @@ -0,0 +1,26 @@ +// RUN: %clang -target mipsel-unknown-linux -S -o - -emit-llvm %s \ +// RUN: | FileCheck %s + +// This checks that the frontend will accept inline asm memory constraints. + +int foo() +{ + + // 'R': An address that can be used in a non-macro load or stor' + // This test will result in the higher and lower nibbles being + // switched due to the lwl/lwr instruction pairs. + // CHECK: %{{[0-9]+}} = call i32 asm sideeffect "lwl $0, 1 + $1\0A\09lwr $0, 2 + $1\0A\09", "=r,*R"(i32* %{{[0-9,a-f]+}}) #1, !srcloc !0 + + int c = 0xffbbccdd; + + int *p = &c; + int out = 0; + + __asm volatile ( + "lwl %0, 1 + %1\n\t" + "lwr %0, 2 + %1\n\t" + : "=r"(out) + : "R"(*p) + ); + return 0; +} |